

# **MEC1322**

# Keyboard and Embedded Controller for Notebook PC

# **Product Features**

- ARM<sup>®</sup> Cortex<sup>®</sup>-M4 Processor Core
  - 32-Bit ARM v7-M Instruction Set Architecture
  - Hardware Floating Point Unit (FPU)
  - Single 4GByte Addressing Space (Von Neumann Model)
  - Little-Endian Byte Ordering
  - Bit-Banding Feature Included
  - NVIC Nested Vectored Interrupt Controller
    - Up to 240 Individually-Vectored Interrupt Sources Supported
    - 8 Levels of Priority, Individually Assignable By Vector
    - Chip-Level Interrupt Aggregator supported, to expand number of interrupt sources or reduce number of vectors
  - System Tick Timer
  - Complete ARM-Standard Debug Support
    - JTAG-Based DAP Port, Comprised of SWJ-DP and AHB-AP Debugger Access Functions
    - Full DWT Hardware Functionality: 4 Data Watchpoints and Execution Monitoring
    - Full FPB Hardware Breakpoint Functionality: 6 Execution Breakpoints and 2 Literal (Data) Breakpoints
  - Comprehensive ARM-Standard Trace Support
    - Full DWT Hardware Trace Functionality for Watchpoint and Performance Monitoring
    - Full ITM Hardware Trace Functionality for Instrumented Firmware Support and Profiling
    - Full ETM Hardware Trace Functionality for Instruction Trace
    - Full TPIU Functionality for Trace Output Communication
- 128K SRAM (Code or Data)
  - 96K Optimized for Code
  - 32K Optimized for Data
- LPC Interface
  - Supports LPC Bus frequencies of 19MHz to 33MHz
  - LPC I/O Cycles Decoded
  - LPC Memory Cycles Decoded
  - Clock Run Support
  - Serial IRQ
  - ACPI SCI interface
  - SMI# output
- Two SPI Memory Interfaces
  - 3-pin Full Duplex serial communication interface
  - Two Private and Two Shared Chip Selects
  - DMA Support

- 8042 Style Host Interface
  - Mailbox Registers Interface
    - Forty-three 8-Bit scratch registers
    - Two Register Mailbox Command Interface
    - Two Register SMI Source Interface
- Two ACPI Embedded Controller Interface
   1 or 4 Byte Data transfer capable
- ACPI Power Management Interface
  - SCI Event-Generating Functions
- Embedded Memory Interface
  - Host Serial IRQ Source
  - Provides Two Windows to On-Chip SRAM for Host Access
- · Two Register Mailbox Command Interface
- Battery Backed (VCC0/VBAT) Resources
- Power Fail Register
- Power-Fail Status Register
- Battery backed 64 byte memory
- Real Time Clock (RTC)
  - VCC0 (VBAT) Powered
  - 32KHz Crystal Oscillator
  - 32KHz Clock output available under VCC1 power
  - Time-of-Day and Calendar Registers
  - Programmable Alarms
  - Supports Leap Year and Daylight Savings Time
- Hibernation Timers
- · General Purpose Analog to Digital Converter
  - 10-bit conversion precision
  - 10-bit conversion per channel is completed in less than 12us
  - 5 ADC channels
    - 10-bit Conversion with 2.9mV resolution
    - 0 to 3.3 VDC Conversion Range
  - Optional continuous sampling at a programmable rate
  - Internal Analog Voltage Reference (3.0V +/-1%)
- · Watch Dog Timer
- Four Programmable 16-bit and Two 32-bit Timers
   Wake-capable Auto-reloading Timers
- Four Independent Hardware Driven PS/2 Ports
- Fully functional on Main and/or Suspend Power
- PS/2 Edge Wake Capable
- Four Programmable Pulse-Width Modulator Outputs
  - Independent Clock Rates
  - 16-Bit Duty Cycle Granularity
  - Operational in both Full on and Standby modes

- · Four EC-based SMBus 2.0 Host Controllers
  - Allows Master or Dual Slave Operation
  - Controllers are Fully Operational on Standby Power
  - DMA-driven I<sup>2</sup>C Network Layer Hardware
  - I<sup>2</sup>C Datalink Compatibility Mode
  - Multi-Master Capable
  - Supports Clock Stretching
  - Programmable Bus Speeds
    - 400 KHz Fast-mode Capable
    - 1 Mbps Fast-mode Plus Capable
  - Hardware Bus Access "Fairness" Interface
  - SMBus Time-outs Interface
  - 5 Ports
  - 2 Port Flexible Multiplexing
- · PECI 3.0 Interface
- · Keyboard Matrix Scan Interface
  - 18 x 8 Interrupt/Wake Capable Multiplexed Keyboard Scan Matrix
    - Row Predrive Option
- Four Breathing/Blinking LED Interfaces
  - Programmable Blink Rates
  - Piecewise Linear Breathing LED Output Controller
  - Operational in EC Sleep States
- Dual Fan Tachometer Inputs
- RPM-Based Fan Speed Control Algorithm
  - Utilizes one TACH input and one PWM output
  - 3% accurate from 500 RPM to 16k RPM
  - Automatic Tachometer feedback
  - Aging Fan or Invalid Drive Detection
  - Spin Up Routine
  - Ramp Rate Control
  - RPM-based Fan Speed Control Algorithm
- Fast GATEA20 & Fast CPU\_RESET
- RSMRST# Functionality Supporting System Deep
   Sleep
  - Compatible with south bridge SUS-CLK/RSMRST# gating rules
  - Replacement 32K distribution available when RSMRST# is asserted
- Integrated Power-on Reset Generator
  - VCC1 RST# open drain output
  - Accepts External driven Reset
- · Anti-Glitch Protection on Power-on
- · All Blocks Support Low Power Sleep Modes
- General Purpose Input/Output Pins
- Low Power
- High Configurability
- Two pin Debug Port with standard 16C550A register interface
  - Accessible from both Host and EC
- BC-Link Interconnection Bus
- One High Speed Bus Master Controller
- Package Options
  - 128-pin VTQFP
  - 132-pin DQFN
  - 144-pin WFBGA

# Description

The MEC1322 incorporates a high-performance 32-bit ARM® Cortex®-M4 embedded microcontroller with 128 Kilobytes of SRAM and 32 Kilobytes of Boot ROM. It communicates with the system host using the Intel<sup>®</sup> Low Pin Count (LPC) bus.

The MEC1322 has two SPI memory interfaces that allow the EC to read its code from external SPI flash memory: private SPI and/or shared SPI. The Shared SPI interface allows for EC code to be stored in a shared SPI chip along with the system BIOS. The private SPI memory interface provides for a dedicated SPI flash that is only accessible by the EC.

The MEC1322 provides support for loading EC code from the private or shared SPI flash device on a VCC1 power-on. Before executing the EC code loaded from a SPI Flash Device, the MEC1322 validates the EC code using a digital signature encoded according to PKCS #1. The signature uses RSA-2048 encryption and SHA-256 hashing. This provides automated detection of invalid EC code that may be a result of malicious or accidental corruption. It occurs before each boot of the host processor, thereby ensuring a HW based root of trust not easily thwarted via physical replacement attack.

The MEC1322 is directly powered by two separate suspend supply planes (VBAT and VCC1) and senses the runtime power plane (VCC) to provide "Instant On" and system power management functions. It also contains an integrated VCC1 Reset Interface and a system Power Management Interface that supports low-power states and can drive state changes as a result of hardware wake events.

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

- To determine if an errata sheet exists for a particular device, please check with one of the following:
- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using.

#### Customer Notification System

Register on our web site at www.microchip.com to receive the most current information on all of our products.

# **Table of Contents**

| 1.0 Pin Configuration                              | 5   |
|----------------------------------------------------|-----|
| 2.0 Block Overview                                 |     |
| 3.0 Power, Clocks, and Resets                      | 48  |
| 4.0 VBAT Register Bank                             | 72  |
| 5.0 LPC Interface                                  | 75  |
| 6.0 Chip Configuration                             | 99  |
| 7.0 ARM M4F Based Embedded Controller              | 103 |
| 8.0 RAM and ROM                                    |     |
| 9.0 Embedded Memory Interface (EMI)                | 114 |
| 10.0 ACPI Embedded Controller Interface (ACPI-ECI) |     |
| 11.0 8042 Emulated Keyboard Controller             | 145 |
| 12.0 Mailbox Interface                             | 162 |
| 13.0 ACPI PM1 Block Interface                      | 170 |
| 14.0 UART                                          | 178 |
| 15.0 EC Interrupt Aggregator                       | 192 |
| 16.0 Watchdog Timer (WDT)                          | 218 |
| 17.0 Basic Timer                                   |     |
| 18.0 Hibernation Timer                             |     |
| 19.0 RTC With Date and DST Adjustment              | 231 |
| 20.0 GPIO Interface                                |     |
| 21.0 Internal DMA Controller                       | 258 |
| 22.0 SMBus Interface                               | 272 |
| 23.0 PECI Interface                                | 275 |
| 24.0 TACH                                          | 278 |
| 25.0 PWM                                           | 285 |
| 26.0 RPM-PWM Interface                             | 290 |
| 27.0 General Purpose Serial Peripheral Interface   | 308 |
| 28.0 Blinking/Breathing PWM                        | 327 |
| 29.0 PS/2 Interface                                |     |
| 30.0 Keyboard Scan Interface                       | 351 |
| 31.0 BC-Link Master                                |     |
| 32.0 Trace FIFO Debug Port (TFDP)                  | 364 |
| 33.0 Analog to Digital Converter                   | 368 |
| 34.0 VBAT-Powered RAM                              | 375 |
| 35.0 EC Subsystem Registers                        | 378 |
| 36.0 Test Mechanisms                               | 382 |
| 37.0 Electrical Specifications                     | 389 |
| 38.0 Timing Diagrams                               | 397 |
| 39.0 Memory Map                                    |     |
| Appendix A: Revision History                       |     |
| The Microchip Web Site                             |     |
| Customer Change Notification Service               |     |
| Customer Support                                   |     |
| Product Identification System                      | 454 |

# 1.0 PIN CONFIGURATION

# 1.1 Description

The Pin Configuration chapter includes a Pin List, Pin Description, Pin Multiplexing and Package Outline.

# 1.2 Terminology and Symbols for Pins/Buffers

| Term            | Definition                                                                                                                                                                     |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Ref. Number | There is a unique reference number for each pin name.                                                                                                                          |
| #               | The '#' sign at the end of a signal name indicates an active-low signal                                                                                                        |
| n               | The lowercase 'n' preceding a signal name indicates an active-low signal                                                                                                       |
| PWR             | Power                                                                                                                                                                          |
| I               | Digital Input                                                                                                                                                                  |
| IS              | Input with Schmitt Trigger                                                                                                                                                     |
| I_AN            | Analog Input                                                                                                                                                                   |
| 0               | Push-Pull Output                                                                                                                                                               |
| OD              | Open Drain Output                                                                                                                                                              |
| IO              | Bi-directional pin                                                                                                                                                             |
| IOD             | Bi-directional pin with Open Drain Output                                                                                                                                      |
| PIO             | Programmable as Input, Output, Open Drain Output, Bi-directional or Bi-directional with Open Drain Output.                                                                     |
| PCI_I           | Input. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1-1)                                                                                                      |
| PCI_O           | Output. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1-1)                                                                                                     |
| PCI_OD          | Open Drain Output. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1-1)                                                                                          |
| PCI_IO          | Input/Output These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1-1)                                                                                                |
| PCI_ICLK        | Clock Input. These pins meet the PCI 3.3V AC and DC Characteristics and timing. (Note 1-2)                                                                                     |
| PCI_PIO         | Programmable as Input, Output, Open Drain Output, Bi-directional or Bi-directional with Open Drain Output. These pins meet the PCI 3.3V AC and DC Characteristics. (Note 1-1). |
| IO_PECI         | PECI Input/Output. These pins are at the PECI $V_{REF}$ level. See Chapter 37.0, "Electrical Specifications".                                                                  |

**Note 1-1** See the "PCI Local Bus Specification," Revision 2.1, Section 4.2.2.

**Note 1-2** See the "PCI Local Bus Specification," Revision 2.1, Section 4.2.2 and 4.2.3.

## 1.3 Pin List

The Pin List for the three package options is shown in Table 1-1, Table 1-2 and Table 1-3.

**Note:** The Pin Ref. Numbers are the same as the pin numbers in the "128 VTQFP Number" column in Table 1-1, "MEC1322 128 VTQFP Pin Configuration".

## TABLE 1-1: MEC1322 128 VTQFP PIN CONFIGURATION

| 128<br>VTQFP<br>Number | Pin Name                     | Pin Ref.<br>Number | 128<br>VTQFP<br>Number | Pin Name           | 128<br>VTQFP<br>Number | Pin Name                  |
|------------------------|------------------------------|--------------------|------------------------|--------------------|------------------------|---------------------------|
| 1                      | GPI0036                      | 44                 | 44                     | ADC0/GPI0056       | 87                     | GPIO165/TXD/SHD_CS1#      |
| 2                      | GPI0153/PVT_SOLK             | 45                 | 45                     | AVSS               | 88                     | GPI0023/I2C1_DAT0         |
| 3                      | GPI0122/SHD_SCLK             | 46                 | 46                     | LAD0/GPI0112       | 89                     | GPI0022/12C1_CLK0         |
| 4                      | GPI0011/KSO16                | 47                 | 47                     | VSS                | 90                     | GPI0021/12C2_DAT0         |
| 5                      | KSO13/GPI0006                | 48                 | 48                     | LAD1/GPI0114       | 91                     | GPI0020/12C2_CLK0         |
| 6                      | KSO12/GPI0005                | 49                 | 49                     | JTAG_RST#          | 92                     | GPIO105/TACH1             |
| 7                      | KSO11/GPI0107                | 50                 | 50                     | LAD2/GPI0113       | 93                     | GPIO145                   |
| 8                      | KSO10/GPI0004                | 51                 | 51                     | LAD3/GPI0111       | 94                     | GPI0164/PVT_MISO          |
| 9                      | KS009/GPI0106                | 52                 | 52                     | LFRAME#/GPI0120    | 95                     | GPI0124/SHD_MISO          |
| 10                     | KS008/GPI0003                | 53                 | 53                     | LRESET#/GPI0116    | 96                     | GPIO146/PVT_CS0#          |
| 11                     | VSS                          | 54                 | 54                     | PCI_CLK/GPI0117    | 97                     | GPIO150/SHD_CS0#          |
| 12                     | KS007/GPI0002                | 55                 | 55                     | CLKRUN#/GPI0014    | 98                     | GPI0157/BC_CLK            |
| 13                     | KS006/GPI0001                | 56                 | 56                     | VSS                | 99                     | GPIO160/BC_DAT            |
| 14                     | VOC1                         | 57                 | 57                     | SER_IRQ/GPI0115    | 100                    | GPIO161/BC_INT#           |
| 15                     | CAP                          | 58                 | 58                     | VCC1               | 101                    | GPIO140/TACH2/TACH2PWM_IN |
| 16                     | KSO05/GPIO104/TFDP_CLK       | 59                 | 59                     | GPI0041            | 102                    | GPIO045/A20M/PVT_CS1#     |
| 17                     | KSO04/GPIO103/TFDP_DATA/XNOR | 60                 | 60                     | nRESET_OUT/GPI0121 | 103                    | GPIO053/PS2_CLK3          |
| 18                     | KS003/GPI0102/JTAG_TD0       | 61                 | 61                     | PS2_CLK1/GPIC050   | 104                    | VSS                       |
| 19                     | KSO02/GPIO101/JTAG_TDI       | 62                 | 62                     | PS2_DAT1/GPI0065   | 105                    | GPIO152/PS2_DAT3          |
| 20                     | KSO01/GPIO100/JTAG_TMS       | 63                 | 63                     | GPI0035            | 106                    | VOC1                      |
| 21                     | KSO00/GPIO000/JTAG_TCK       | 64                 | 64                     | GPI0027            | 107                    | GPI0030                   |
| 22                     | KSI7/GPI0043                 | 65                 | 65                     | GPI0033            | 108                    | GPI0012/KSO17             |
| 23                     | KSI6/GPI0042                 | 66                 | 66                     | PS2_CLK0/GPIC046   | 109                    | 1200_DAT1/GPI0017         |
| 24                     | KSI5/GPI0040                 | 67                 | 67                     | PS2_DAT0/GPI0047   | 110                    | 1200_CLK1/GPI0134         |
| 25                     | KS14/GPI0142/TRACECLK        | 68                 | 68                     | VBAT               | 111                    | 1200_DAT0/GPI0016         |
| 26                     | KSI3/GPI0032/TRACEDATA0      | 69                 | 69                     | XTAL2              | 112                    | 1200_CLK0/GPI0015         |
| 27                     | KSI2/GPI0144/TRACEDATA1      | 70                 | 70                     | VSS_VBAT           | 113                    | LED0/GPI0154              |
| 28                     | KSI1/GPI0126/TRACEDATA2      | 71                 | 71                     | XTAL1              | 114                    | LED1/GPI0155              |
| 29                     | KSI0/GPI0125/TRACEDATA3      | 72                 | 72                     | VCC_PWRGD/GPI0063  | 115                    | LED2/GPI0156              |
| 30                     | GPI0031                      | 73                 | 73                     | GPI0110            | 116                    | GPI0163                   |
| 31                     | GPI0127/PECI_RDY             | 74                 | 74                     | GPI0130            | 117                    | VSS                       |
| 32                     | PS2_DAT2/GPI0052             | 75                 | 75                     | 32KHZ_OUT/GPIO013  | 118                    | GPI0136/PWM1              |
| 33                     | GPI0147                      | 76                 | 76                     | nEC_SCI/GPIO026    | 119                    | VCC1                      |
| 34                     | GPI0151                      | 77                 | 77                     | VCC1_RST#/GPIO131  | 120                    | GPI0133/PWM0              |
| 35                     | PS2_CLK2/GPIO051             | 78                 | 78                     | GPIO141/PWIVB/LED3 | 121                    | GPI0034/PWM2/TACH2PWM_OUT |
| 36                     | VSS                          | 79                 | 79                     | VREF_PECI          | 122                    | GPIO135/KBRST             |
| 37                     | VCC1                         | 80                 | 80                     | GPIO132/PECI_DAT   | 123                    | GPIO044/nSMI              |
| 38                     | ADC4/GPI0062                 | 81                 | 81                     | GPI0007/KS014      | 124                    | GPI0066                   |
| 39                     | ADC3/GPI0061                 | 82                 | 82                     | VSS                | 125                    | GPI0025/12C3_DAT0         |
| 40                     | AVCC                         | 83                 | 83                     | GPI0010/KSO15      | 126                    | GPI0024/12C3_CLK0         |
| 41                     | GPIO206                      | 84                 | 84                     | VCC1               | 127                    | GPI0054/PVT_MOSI          |
| 42                     | ADC2/GPI0060                 | 85                 | 85                     | GPIO143/RSMRST#    | 128                    | GPI0064/SHD_MOSI          |
| 43                     | ADC1/GPI0057                 | 86                 | 86                     | GPIO162/RXD        |                        |                           |

Note 1: The XTAL2 pin can be used as a single ended clock input. See Note 9 in Section 1.6, "Notes for Tables in this Chapter," on page 39.

2: See Note 10 in Section 1.6, "Notes for Tables in this Chapter," on page 39 for information about the SPI pins.

**3:** The VCC1\_RST#/GPIO131 pin cannot be used as a GPIO pin. The input path to the VCC1\_RST# logic is always active and will cause a reset if this pin is set low in GPIO mode.

**4:** The GPIO041 pin defaults to output low. This pin must be reprogrammed to the GPIO function upon power-up.

**Note:** Table 1-2, "MEC1322 132 DQFN Pin Configuration" shows the mapping between Pin Ref. Number and 132 DQFN Number for the 132 DQFN package.

## TABLE 1-2: MEC1322 132 DQFN PIN CONFIGURATION

| Pin Ref. | 132 DQFN |                              | Pin Ref. | 132 DQFN |                    |
|----------|----------|------------------------------|----------|----------|--------------------|
| Number   | Number   | Pin Name                     | Number   | Number   | Pin Name           |
| 2        | B1       | GPIO153/PVT_SCLK             | 32       | B18      | PS2_DAT2/GPIO052   |
| 3        | A1       | GPIO122/SHD_SCLK             | 33       | A17      | GPIO147            |
| 4        | B2       | GPIO011/KSO16                | 34       | B19      | GPIO151            |
| 5        | A2       | KSO13/GPI0006                | 132      | A18      | GPIO211            |
| 6        | B3       | KSO12/GPIO005                | 35       | B20      | PS2_CLK2/GPIO051   |
| 7        | A3       | KSO11/GPI0107                | 37       | A19      | VCC1               |
| 8        | B4       | KSO10/GPI0004                | 38       | B21      | ADC4/GPIO062       |
| 10       | A4       | KSO08/GPIO003                | 39       | A20      | ADC3/GPIO061       |
| 9        | B5       | KSO09/GPIO106                | 40       | B22      | AVCC               |
| 11       | A5       | VSS                          | 41       | A21      | GPIO206            |
| 12       | B6       | KS007/GPI0002                | 42       | B23      | ADC2/GPIO060       |
| 13       | A6       | KSO06/GPI0001                | 43       | A22      | ADC1/GPIO057       |
| 14       | B7       | VCC1                         | 44       | B24      | ADC0/GPIO056       |
| 15       | A7       | САР                          | 45       | A23      | AVSS               |
| 129      | B8       | GPI0067                      | 46       | B25      | LAD0/GPI0112       |
| 130      | A8       | GPI0055                      | 133      | A24      | GPIO200            |
| 131      | B9       | GPIO210                      | 48       | B26      | LAD1/GPIO114       |
| 16       | A9       | KSO05/GPIO104/TFDP_CLK       | 49       | A25      | JTAG_RST#          |
| 17       | B10      | KSO04/GPIO103/TFDP_DATA/XNOR | 50       | B27      | LAD2/GPIO113       |
| 18       | A10      | KSO03/GPIO102/JTAG_TDO       | 51       | A26      | LAD3/GPIO111       |
| 19       | B11      | KSO02/GPIO101/JTAG_TDI       | 52       | B28      | LFRAME#/GPIO120    |
| 20       | A11      | KSO01/GPIO100/JTAG_TMS       | 53       | A27      | LRESET#/GPIO116    |
| 21       | B12      | KSO00/GPIO000/JTAG_TCK       | 54       | B29      | PCI_CLK/GPI0117    |
| 22       | A12      | KSI7/GPIO043                 | 55       | A28      | CLKRUN#/GPIO014    |
| 24       | B13      | KSI5/GPI0040                 | 134      | B30      | GPIO123            |
| 23       | A13      | KSI6/GPI0042                 | 57       | A29      | SER_IRQ/GPI0115    |
| 25       | B14      | KSI4/GPI0142/TRACECLK        | 58       | B31      | VCC1               |
| 26       | A14      | KSI3/GPIO032/TRACEDATA0      | 59       | A30      | GPIO041            |
| 27       | B15      | KSI2/GPI0144/TRACEDATA1      | 60       | B32      | nRESET_OUT/GPIO121 |
| 28       | A15      | KSI1/GPIO126/TRACEDATA2      | 61       | A31      | PS2_CLK1/GPIO050   |
| 29       | B16      | KSI0/GPI0125/TRACEDATA3      | 62       | B33      | PS2_DAT1/GPIO065   |
| 30       | A16      | GPI0031                      | 63       | A32      | GPIO035            |
| 31       | B17      | GPIO127/PECI_RDY             | 64       | B34      | GPI0027            |

| Pin Ref. | 132 DQFN |                      | Pin Ref. | 132 DQFN |                          |
|----------|----------|----------------------|----------|----------|--------------------------|
| Number   | Number   | Pin Nam e            | Number   | Number   | Pin Nam e                |
| 65       | B35      | GPIO033              | 97       | B52      | GPIO150/SHD_CS0#         |
| 66       | A33      | PS2_CLK0/GPIO046     | 98       | A49      | GPIO157/BC_CLK           |
| 67       | B36      | PS2_DAT0/GPIO047     | 99       | B53      | GPIO160/BC_DAT           |
| 68       | A34      | VBAT                 | 100      | A50      | GPIO161/BC_INT#          |
| 69       | B37      | XTAL2                | 101      | B54      | GPIO140/TACH2/TACH2PWM_I |
| 70       | A35      | VSS_VBAT             | 102      | A51      | GPIO045/A20M/PVT_CS1#    |
| 71       | B38      | XTAL1                | 103      | B55      | GPIO053/PS2_CLK3         |
| 72       | A36      | VCC_PWRGD/GPI0063    | 139      | A52      | GPIO203                  |
| 73       | B39      | GPIO110              | 105      | B56      | GPIO152/PS2_DAT3         |
| 74       | A37      | GPIO130              | 106      | A53      | VCC1                     |
| 75       | B40      | 32KHZ_OUT/GPIO013    | 107      | B57      | GPIO030                  |
| 76       | A38      | nEC_SCI/GPIO026      | 108      | A54      | GPIO012/KSO17            |
| 77       | B41      | VCC1_RST#/GPIO131    | 109      | B58      | 12C0_DAT1/GPI0017        |
| 78       | A39      | GPIO141/PWM3/LED3    | 110      | A55      | 12C0_CLK1/GPI0134        |
| 79       | B42      | VREF_PECI            | 111      | B59      | 12C0_DAT0/GPIO016        |
| 80       | A40      | GPIO132/PECI_DAT     | 112      | A56      | 12C0_CLK0/GPIO015        |
| 81       | B43      | GPIO007/KSO14        | 113      | B60      | LED0/GPIO154             |
| 136      | A41      | GPIO202              | 114      | A57      | LED1/GPIO155             |
| 83       | B44      | GPIO010/KSO15        | 115      | B61      | LED2/GPIO156             |
| 84       | A42      | VCC1                 | 116      | A58      | GPIO163                  |
| 85       | B45      | GPIO143/RSMRST#      | 141      | B62      | GPIO204                  |
| 86       | A43      | GPIO162/RXD          | 118      | A59      | GPIO136/PWM1             |
| 87       | B46      | GPIO165/TXD/SHD_CS1# | 119      | B63      | VCC1                     |
| 88       | A44      | GPIO023/I2C1_DAT0    | 120      | A60      | GPIO133/PWM0             |
| 89       | B47      | GPI0022/I2C1_CLK0    | 121      | B64      | GPIO034/PWM2/TACH2PWM_O  |
| 90       | A45      | GPI0021/I2C2_DAT0    | 122      | A61      | GPIO135/KBRST            |
| 91       | B48      | GPI0020/I2C2_CLK0    | 123      | B65      | GPIO044/nSMI             |
| 92       | A46      | GPIO105/TACH1        | 124      | A62      | GPIO066                  |
| 93       | B49      | GPIO145              | 125      | B66      | GPIO025/12C3_DAT0        |
| 94       | A47      | GPIO164/PVT_MISO     | 126      | A63      | GPIO024/I2C3_CLK0        |
| 95       | B50      | GPIO124/SHD_MISO     | 127      | B67      | GPIO054/PVT_MOSI         |
| 96       | A48      | GPIO146/PVT_CS0#     | 128      | A64      | GPIO064/SHD_MOSI         |
| 137      | B51      | GPIO201              | 1        | B68      | GPIO036                  |

Note: Table 1-3, "MEC1322 144 WFBGA Pin Configuration" shows the mapping between Pin Ref. Number and 144 WFBGA ball number.

## TABLE 1-3: MEC1322 144 WFBGA PIN CONFIGURATION

| Pin Ref.<br>Number | 144<br>WFBGA<br>Number | Pin Name                     | Pin Ref.<br>Number | 144<br>WFBGA<br>Number | Pin Name           |
|--------------------|------------------------|------------------------------|--------------------|------------------------|--------------------|
| 1                  | C3                     | GPIO036                      | 37                 | H5                     | VCC1               |
| 2                  | F5                     | GPIO153/PVT_SCLK             | 38                 | N5                     | ADC4/GPIO062       |
| 3                  | F6                     | GPIO122/SHD_SCLK             | 39                 | M5                     | ADC3/GPIO061       |
| 4                  | A2                     | GPIO011/KSO16                | 40                 | L5                     | AVCC               |
| 5                  | A1                     | KSO13/GPIO006                | 41                 | N6                     | GPIO206            |
| 6                  | B1                     | KSO12/GPIO005                | 42                 | M6                     | ADC2/GPIO060       |
| 7                  | B2                     | KSO11/GPIO107                | 43                 | L6                     | ADC1/GPIO057       |
| 8                  | C2                     | KSO10/GPIO004                | 44                 | N7                     | ADC0/GPIO056       |
| 9                  | C1                     | KSO09/GPIO106                | 45                 | M7                     | AVSS               |
| 10                 | D2                     | KSO08/GPIO003                | 46                 | N8                     | LAD0/GPI0112       |
| 11                 | D1                     | VSS                          | 47                 | A5                     | VSS                |
| 12                 | E2                     | KS007/GPI0002                | 48                 | M8                     | LAD1/GPIO114       |
| 13                 | E1                     | KSO06/GPIO001                | 49                 | J3                     | JTAG_RST#          |
| 14                 | G5                     | VCC1                         | 50                 | L8                     | LAD2/GPI0113       |
| 15                 | F1                     | САР                          | 51                 | L9                     | LAD3/GPIO111       |
| 16                 | G2                     | KSO05/GPIO104/TFDP_CLK       | 52                 | N9                     | LFRAME#/GPIO120    |
| 17                 | H3                     | KSO04/GPIO103/TFDP_DATA/XNOR | 53                 | N10                    | LRESET#/GPIO116    |
| 18                 | H1                     | KSO03/GPIO102/JTAG_TDO       | 54                 | M9                     | PCI_CLK/GPI0117    |
| 19                 | J1                     | KSO02/GPIO101/JTAG_TDI       | 55                 | M10                    | CLKRUN#/GPIO014    |
| 20                 | H2                     | KSO01/GPIO100/JTAG_TMS       | 56                 | F3                     | VSS                |
| 21                 | J2                     | KSO00/GPIO000/JTAG_TCK       | 57                 | L10                    | SER_IRQ/GPI0115    |
| 22                 | K1                     | KSI7/GPIO043                 | 58                 | J5                     | VCC1               |
| 23                 | K3                     | KSI6/GPIO042                 | 59                 | N11                    | GPIO041            |
| 24                 | K2                     | KSI5/GPIO040                 | 60                 | N12                    | nRESET_OUT/GPIO121 |
| 25                 | L1                     | KSI4/GPI0142/TRACECLK        | 61                 | N13                    | PS2_CLK1/GPIO050   |
| 26                 | L2                     | KSI3/GPIO032/TRACEDATA0      | 62                 | L11                    | PS2_DAT1/GPIO065   |
| 27                 | L3                     | KSI2/GPIO144/TRACEDATA1      | 63                 | M12                    | GPIO035            |
| 28                 | M2                     | KSI1/GPIO126/TRACEDATA2      | 64                 | M13                    | GPIO027            |
| 29                 | M1                     | KSI0/GPIO125/TRACEDATA3      | 65                 | L12                    | GPIO033            |
| 30                 | N2                     | GPIO031                      | 66                 | K11                    | PS2_CLK0/GPIO046   |
| 31                 | N1                     | GPIO127/PECI_RDY             | 67                 | J12                    | PS2_DAT0/GPIO047   |
| 32                 | M3                     | PS2_DAT2/GPIO052             | 68                 | K12                    | VBAT               |
| 33                 | N3                     | GPIO147                      | 69                 | L13                    | XTAL2              |
| 34                 | M4                     | GPIO151                      | 70                 | K13                    | VSS_VBAT           |
| 35                 | L4                     | PS2_CLK2/GPIO051             | 71                 | J13                    | XTAL1              |
| 36                 | E3                     | VSS                          | 72                 | J11                    | VCC_PWRGD/GPI0063  |

|          | 144    |                           |          | 144    |                           |
|----------|--------|---------------------------|----------|--------|---------------------------|
| Pin Ref. | WFBGA  |                           | Pin Ref. | WFBGA  |                           |
| Number   | Number | Pin Nam e                 | Number   | Number | Pin Name                  |
| 73       | H13    | GPIO110                   | 109      | B9     | I2C0_DAT1/GPI0017         |
| 74       | H11    | GPIO130                   | 110      | A9     | I2C0_CLK1/GPI0134         |
| 75       | H12    | 32KHZ_OUT/GPIO013         | 111      | A8     | 12C0_DAT0/GPIO016         |
| 76       | G13    | nEC_SCI/GPIO026           | 112      | C8     | I2C0_CLK0/GPIO015         |
| 77       | H8     | VCC1_RST#/GPIO131         | 113      | A7     | LED0/GPIO154              |
| 78       | G8     | GPIO141/PWM3/LED3         | 114      | B8     | LED1/GPIO155              |
| 79       | G12    | VREF_PECI                 | 115      | C7     | LED2/GPIO156              |
| 80       | G9     | GPIO132/PECI_DAT          | 116      | B7     | GPIO163                   |
| 81       | G11    | GPIO007/KSO14             | 117      | C10    | VSS                       |
| 82       | J9     | VSS                       | 118      | A6     | GPIO136/PWM1              |
| 83       | F13    | GPIO010/KSO15             | 119      | G6     | VCC1                      |
| 84       | J6     | VCC1                      | 120      | B6     | GPIO133/PWM0              |
| 85       | F11    | GPIO143/RSMRST#           | 121      | C5     | GPIO034/PWM2/TACH2PWM_OUT |
| 86       | D13    | GPIO162/RXD               | 122      | A4     | GPIO135/KBRST             |
| 87       | F7     | GPIO165/TXD/SHD_CS1#      | 123      | B4     | GPIO044/nSMI              |
| 88       | E13    | GPIO023/I2C1_DAT0         | 124      | C4     | GPIO066                   |
| 89       | E12    | GPI0022/I2C1_CLK0         | 125      | B3     | GPIO025/I2C3_DAT0         |
| 90       | E11    | GPIO021/I2C2_DAT0         | 126      | A3     | GPIO024/I2C3_CLK0         |
| 91       | D11    | GPIO020/I2C2_CLK0         | 127      | E6     | GPIO054/PVT_MOSI          |
| 92       | D12    | GPIO105/TACH1             | 128      | E5     | GPIO064/SHD_MOSI          |
| 93       | C13    | GPIO145                   | 129      | G3     | GPIO067                   |
| 94       | F9     | GPIO164/PVT_MISO          | 130      | F2     | GPIO055                   |
| 95       | E9     | GPIO124/SHD_MISO          | 131      | G1     | GPIO210                   |
| 96       | F8     | GPIO146/PVT_CS0#          | 132      | N4     | GPIO211                   |
| 97       | E8     | GPIO150/SHD_CS0#          | 133      | L7     | GPIO200                   |
| 98       | B12    | GPIO157/BC_CLK            | 134      | J7     | GPIO123                   |
| 99       | B13    | GPIO160/BC_DAT            | 135      | H7     | VCC1                      |
| 100      | A12    | GPIO161/BC_INT#           | 136      | F12    | GPIO202                   |
| 101      | A13    | GPIO140/TACH2/TACH2PWM_IN | 137      | C12    | GPIO201                   |
| 102      | E7     | GPIO045/A20M/PVT_CS1#     | 138      | H9     | VSS                       |
| 103      | C11    | GPIO053/PS2_CLK3          | 139      | B11    | GPIO203                   |
| 104      | J8     | VSS                       | 140      | C9     | VSS                       |
| 105      | A11    | GPIO152/PS2_DAT3          | 141      | C6     | GPIO204                   |
| 106      | H6     | VCC1                      | 142      | M11    | NC                        |
| 107      | A10    | GPIO030                   | 143      | D3     | VSS                       |
| 108      | B10    | GPI0012/KSO17             | 144      | B5     | VSS                       |

Note: The NC pin in the 144 WFBGA package should be left unconnected on the board.

The pin name to package ball mapping of the 144 pin WFBGA package is shown in FIGURE 1-1:

# FIGURE 1-1: MEC1322 PIN NAME TO 144-PIN WFBGA BALL MAPPING (TOP)

|   | 1                           | 2                           | 3                                    | 4                    | 5                                 | 6                    | 7                         |
|---|-----------------------------|-----------------------------|--------------------------------------|----------------------|-----------------------------------|----------------------|---------------------------|
| А | KSO13/GPIO00<br>6           | GPIO011/KSO1<br>6           | GPIO024/I2C3_C<br>LK0                | GPIO135/KBRST        | VSS                               | GPIO136/PWM1         | LED0/GPIO154              |
| В | KSO12/GPIO00<br>5           | KSO11/GPIO10<br>7           | GPIO025/I2C3_D<br>AT0                | GPIO044/nSMI         | VSS                               | GPIO133/PWM0         | GPIO163                   |
| С | KSO09/GPIO10<br>6           | KSO10/GPIO00<br>4           | GPIO036                              | GPIO066              | GPIO034/PWM2/<br>TACH2PWM_OU<br>T | GPIO204              | LED2/GPIO156              |
| D | VSS                         | KSO08/GPIO00<br>3           | VSS                                  | No Ball              | No Ball                           | No Ball              | No Ball                   |
| E | KSO06/GPIO00<br>1           | KSO07/GPIO00<br>2           | VSS                                  | No Ball              | GPIO064/SHD_M<br>OSI              | GPIO054/PVT_M<br>OSI | GPIO045/A20M/P<br>VT_CS1# |
| F | САР                         | GPIO055                     | VSS                                  | No Ball              | GPIO153/PVT_S<br>CLK              | GPIO122/SHD_S<br>CLK | GPIO165/TXD/SH<br>D_CS1#  |
| G | GPIO210                     | KSO05/GPIO10<br>4/TFDP_CLK  | GPI0067                              | No Ball              | VCC1                              | VCC1                 | No Ball                   |
| н | KSO03/GPIO10<br>2/JTAG_TDO  | KSO01/GPIO10<br>0/JTAG_TMS  | KSO04/GPIO103/<br>TFDP_DATA/XNO<br>R |                      | VCC1                              | VCC1                 | VCC1                      |
| J | KSO02/GPIO10<br>1/JTAG_TDI  | KSO00/GPIO00<br>0/JTAG_TCK  | JTAG_RST#                            | No Ball              | VCC1                              | VCC1                 | GPIO123                   |
| к | KSI7/GPIO043                | KSI5/GPI0040                | KSI6/GPI0042                         | No Ball              | No Ball                           | No Ball              | No Ball                   |
| L | KSI4/GPIO142/T<br>RACECLK   | KSI3/GPIO032/T<br>RACEDATA0 | KSI2/GPIO144/TR<br>ACEDATA1          | PS2_CLK2/GPIO<br>051 | AVCC                              | ADC1/GPIO057         | GPIO200                   |
| м | KSI0/GPIO125/T<br>RACEDATA3 | KSI1/GPIO126/T<br>RACEDATA2 | PS2_DAT2/GPIO<br>052                 | GPIO151              | ADC3/GPIO061                      | ADC2/GPIO060         | AVSS                      |
| N | GPIO127/PECI_<br>RDY        | GPIO031                     | GPIO147                              | GPIO211              | ADC4/GPIO062                      | GPIO206              | ADC0/GPIO056              |

| 8                     | 9                     | 10                  | 11                    | 12                     | 13                            |   |
|-----------------------|-----------------------|---------------------|-----------------------|------------------------|-------------------------------|---|
| I2C0_DAT0/GPIO<br>016 | 12C0_CLK1/GPIO<br>134 | GPI0030             | GPIO152/PS2_D<br>AT3  | GPIO161/BC_INT<br>#    | GPIO140/TACH2/<br>TACH2PWM_IN | A |
| LED1/GPIO155          | I2C0_DAT1/GPIO<br>017 | GPIO012/KSO17       | GP10203               | GPIO157/BC_CL<br>K     | GPIO160/BC_DA<br>T            | В |
| I2C0_CLK0/GPIO<br>015 | VSS                   | VSS                 | GPIO053/PS2_CL<br>K3  | GPIO201                | GPIO145                       | С |
| No Ball               | No Ball               | No Ball             | GPIO020/I2C2_C<br>LK0 | GPIO105/TACH1          | GPIO162/RXD                   | D |
| GPIO150/SHD_C<br>S0#  | GPIO124/SHD_MI<br>SO  | No Ball             | GPIO021/I2C2_D<br>AT0 | GPIO022/I2C1_C<br>LK0  | GPIO023/I2C1_D<br>AT0         | E |
| GPIO146/PVT_C<br>S0#  | GPIO164/PVT_MI<br>SO  | No Ball             | GPIO143/RSMRS<br>T#   | GP10202                | GPIO010/KSO15                 | F |
| GPIO141/PWM3/<br>LED3 | GPIO132/PECI_D<br>AT  | No Ball             | GPIO007/KSO14         | VREF_PECI              | nEC_SCI/GPIO02<br>6           | G |
| VCC1_RST#/GPI<br>O131 | VSS                   | No Ball             | GPIO130               | 32KHZ_OUT/GPI<br>O013  | GPIO110                       | н |
| VSS                   | VSS                   | No Ball             | VCC_PWRGD/G<br>PIO063 | PS2_DAT0/GPIO<br>047   | XTAL1                         | J |
| No Ball               | No Ball               | No Ball             | PS2_CLK0/GPIO<br>046  | VBAT                   | VSS_VBAT                      | к |
| LAD2/GPIO113          | LAD3/GPIO111          | SER_IRQ/GPIO1<br>15 | PS2_DAT1/GPIO<br>065  | GPI0033                | XTAL2                         | L |
| LAD1/GPIO114          | PCI_CLK/GPIO11<br>7   | CLKRUN#/GPIO0<br>14 | NC                    | GPIO035                | GPI0027                       | М |
| LAD0/GPIO112          | LFRAME#/GPIO1<br>20   | LRESET#/GPIO1<br>16 | GPIO041               | nRESET_OUT/G<br>PIO121 | PS2_CLK1/GPIO<br>050          | Ν |

## 1.3.1 NON 5 VOLT TOLERANT PINS

There are no 5 Volt tolerant pins in the MEC1322.

## 1.3.2 POR GLITCH PROTECTED PINS

All pins in the MEC1322 have POR output glitch protection. POR output glitch protection ensures that pins will have a steady-state output during VCC1 POR.

In addition, signals in Table 1-4 have additional drive low POR circuitry. Signals in Table 1-4 refer to Pin Reference Numbers as defined in Table 1-1.

These pins are anti-glitch, driven low on VCC1 POR.

## TABLE 1-4: GLITCH PROTECTED POR DRIVE LOW PINS

| Pin Reference |                    |
|---------------|--------------------|
| Number        | Pin Name           |
| 60            | nRESET_OUT/GPIO121 |
| 77            | VCC1_RST#/GPIO131  |
| 85            | GPIO143/RSMRST#    |
| 125           | GPIO025/I2C3_DAT0  |

**Note:** The GPIO025/I2C3\_DAT0 pin is driven low, glitch free, while VCC1 is coming up. However, after VCC1 is up and stable, the pin becomes an input (i.e., tri-stated Open Drain type), as shown in Table 1-37, "Multiplexing Table (16 of 18)," on page 36.

The following signals require a pull-down on the board:

- nRESET\_OUT/GPIO121
- GPIO143/RSMRST#

**Note:** These glitch protected pins have no backdrive protection. See Section 1.3.3, "Non Backdrive Protected Pins".

## 1.3.3 NON BACKDRIVE PROTECTED PINS

Table 1-5 lists pins which do not have backdrive protection. Signals in Table 1-5 refer to Pin Reference Numbers as defined in Table 1-1.

These pins have no backdrive protection. If VCC1 is off must insure that none of these pins is above 0V to prevent backdrive onto the VCC1 supply.

#### TABLE 1-5: NON BACKDRIVE PROTECTED PINS

| Pin Reference |                    |
|---------------|--------------------|
| Number        | Pin Name           |
| 38            | ADC4/GPIO062       |
| 39            | ADC3/GPIO061       |
| 42            | ADC2/GPIO060       |
| 43            | ADC1/GPIO057       |
| 44            | ADC0/GPIO056       |
| 46            | LAD0/GPIO112       |
| 48            | LAD1/GPIO114       |
| 50            | LAD2/GPIO113       |
| 51            | LAD3/GPIO111       |
| 52            | LFRAME#/GPIO120    |
| 53            | LRESET#/GPIO116    |
| 54            | PCI_CLK/GPIO117    |
| 55            | CLKRUN#/GPIO014    |
| 57            | SER_IRQ/GPIO115    |
| 60            | nRESET_OUT/GPIO121 |
| 69            | XTAL2              |
| 71            | XTAL1              |
| 77            | VCC1_RST#/GPIO131  |
| 79            | VREF_PECI          |
| 80            | GPIO132/PECI_DAT   |
| 85            | GPIO143/RSMRST#    |
| 125           | GPIO025/I2C3_DAT0  |

# 1.4 Pin Description

#### 1.4.1 OVERVIEW

The following tables describe the signal functions in the MEC1322 pin configuration. See Section 1.6, "Notes for Tables in this Chapter," on page 39 for notes that are referenced in the Pin Description tables.

#### 1.4.2 HOST INTERFACE

## TABLE 1-6:HOST INTERFACE

| HOST INTERFACE  |             |                                                | (11 Pins) |
|-----------------|-------------|------------------------------------------------|-----------|
| Pin Ref. Number | Signal Name | Description                                    | Notes     |
| 57              | SER_IRQ     | Serial IRQ                                     | Note 1    |
| 53              | LRESET#     | LPC Reset. LRESET# is the same as the          |           |
| 55              |             | system PCI reset, PCIRST#                      |           |
| 54              | PCI_CLK     | PCI Clock                                      |           |
| 52              | LFRAME#     | Frame signal. Indicates start of new cycle and |           |
| 52              |             | termination of broken cycle                    |           |
| 46              | LAD0        | LPC Multiplexed command, address and data      | Note 1    |
| -0              |             | bus Bit 0.                                     | Note 1    |
| 48              | LAD1        | LPC Multiplexed command, address and data      | Note 1    |
| -0              |             | bus Bit 1.                                     | Note 1    |
| 50              | LAD2        | LPC Multiplexed command, address and data      | Note 1    |
| 66              | LINE        | bus Bit 2.                                     |           |
| 51              | LAD3        | LPC Multiplexed command, address and data      | Note 1    |
| 01              | 2,000       | bus Bit 3.                                     |           |
| 55              | CLKRUN#     | PCI Clock Control                              |           |
| 76              | nEC_SCI     | Power Management Event                         |           |
| 123             | nSMI        | SMI Output                                     |           |

#### 1.4.3 BC-LINK INTERFACE

#### TABLE 1-7: BC-LINK INTERFACE

| BC-Link Interface |             |                          | (3 Pins) |
|-------------------|-------------|--------------------------|----------|
| Pin Ref. Number   | Signal Name | Description              | Notes    |
| 98                | BC_CLK      | BC-Link Master clock     |          |
| 99                | BC_DAT      | BC-Link Master data I/O  | Note 7   |
| 100               | BC_INT#     | BC-Link Master interrupt |          |

## 1.4.4 JTAG INTERFACE

#### TABLE 1-8:JTAG INTERFACE

| JTAG Interface  |             |                              | (5 Pins) |
|-----------------|-------------|------------------------------|----------|
| Pin Ref. Number | Signal Name | Description                  | Notes    |
| 21              | JTAG_TCK    | JTAG Test Clock              |          |
| 19              | JTAG_TDI    | JTAG Test Data In            |          |
| 18              | JTAG_TDO    | JTAG Test Data Out           |          |
| 20              | JTAG_TMS    | JTAG Test Mode Select        |          |
| 49              | JTAG_RST#   | JTAG Test Reset (active low) | Note 2   |

**Note:** JTAG\_TDO is a push-pull output. This function is not configured through the associated GPIO Pin Control Register; however the drive strength is configured through the associated GPIO Pin Control Register 2.

#### 1.4.5 MASTER CLOCK INTERFACE

#### TABLE 1-9: MASTER CLOCK INTERFACE

| Master Clock Interface |             |                                               | (3 Pins) |  |
|------------------------|-------------|-----------------------------------------------|----------|--|
| Pin Ref. Number        | Signal Name | Description                                   | Notes    |  |
| 71                     | XTAL1       | 32.768 KHz Crystal Output                     | Note 9   |  |
| 69                     | XTAL2       | 32.768 KHz Crystal Input (single-ended 32.768 | Note 9   |  |
| 09                     | ATAL2       | KHz clock input)                              | Note 9   |  |
| 75                     | 32KHZ_OUT   | 32.768 KHz Digital Output                     |          |  |

## 1.4.6 ANALOG DATA ACQUISITION INTERFACE

## TABLE 1-10: ANALOG DATA ACQUISITION

| Analog Data Acquisition Interface |             |               | (5 Pins) |
|-----------------------------------|-------------|---------------|----------|
| Pin Ref. Number                   | Signal Name | Description   | Notes    |
| 44                                | ADC0        | ADC channel 0 | Note 8   |
| 43                                | ADC1        | ADC channel 1 | Note 8   |
| 42                                | ADC2        | ADC channel 2 | Note 8   |
| 39                                | ADC3        | ADC channel 3 | Note 8   |
| 38                                | ADC4        | ADC channel 4 | Note 8   |

#### 1.4.7 FAN TACHOMETER AND PWM INTERFACE

#### TABLE 1-11: FAN TACHOMETER AND PWM INTERFACE

| PWM & TACHOMETER |              |                                           | (6 Pins) |
|------------------|--------------|-------------------------------------------|----------|
| Pin Ref. Number  | Signal Name  | Description                               | Notes    |
| 92               | TACH1        | Fan Tachometer Input 2                    |          |
| 101              | TACH2PWM_IN  | Tach input to RPM-Based Fan Speed Control |          |
| 101              |              | Algorithm                                 |          |
| 120              | PWM0         | Pulse Width Modulator Output 0            |          |
| 118              | PWM1         | Pulse Width Modulator Output 1            |          |
| 78               | PWM3         | Pulse Width Modulator Output 3            |          |
| 121              |              | Pulse Width Modulator Output from RPM     |          |
|                  | TACH2PWM_OUT | Based Fan Speed Control Algorithm         |          |

#### 1.4.8 GENERAL PURPOSE I/O INTERFACE

#### TABLE 1-12: GPIO INTERFACE

| GPIO Interface                 |             |                                   |         |
|--------------------------------|-------------|-----------------------------------|---------|
| Pin Ref. Number                | Signal Name | Description                       | Notes   |
| See Pin Configuration<br>Table | GPIO        | General Purpose Input Output Pins | Note 12 |

**Note:** No GPIO pin should be left floating in a system. If a GPIO pin is not in use, it should be either tied high, tied low, or pulled to either power or ground through a resistor.

#### 1.4.9 MISCELLANEOUS FUNCTIONS

## TABLE 1-13: MISCELLANEOUS FUNCTIONS

| MISC Functions  |             |                                        | (13 Pins) |
|-----------------|-------------|----------------------------------------|-----------|
| Pin Ref. Number | Signal Name | Description                            | Notes     |
| 102             | A20M        | KBD GATEA20 Output                     |           |
| 122             | KBRST       | CPU_RESET                              |           |
| 113             | LED0        | LED (Bllinking/Breathing PWM) Output 0 |           |
| 114             | LED1        | LED (Bllinking/Breathing PWM) Output 1 |           |
| 115             | LED2        | LED (Bllinking/Breathing PWM) Output 2 |           |
| 78              | LED3        | LED (Bllinking/Breathing PWM) Output 3 |           |
| 16              | TFDP_CLK    | Trace FIFO debug port - clock          |           |
| 17              | TFDP_DATA   | Trace FIFO debug port - data           |           |
| 60              | nRESET_OUT  | EC-driven External System Reset        | Note 6    |
| 72              | VCC_PWRGD   | System Main Power Indication           |           |
| 77              | VCC1_RST#   | Reset Generator Output                 |           |
| 85              | RSMRST#     | Resume Reset Output                    | Note 6    |
| 17              | XNOR        | Test Output                            |           |

**Note 1:** The KBRST pin function is the output of CPU\_RESET described in Section 11.11.2, "CPU\_RESET Hardware Speed-Up," on page 151.

- 2: The nRESET\_OUT pin function is an external output signal version of the internal signal nSIO\_RESET. See the iRESET\_OUT bit in the Power Reset Control (PWR\_RST\_CTRL) Register on page 71 and nSIO\_RE-SET in Table 3-7, "Definition of Reset Signals," on page 52.
- **3:** XNOR is a push-pull output. This function is not configured through the associated GPIO Pin Control Register; however the drive strength is configured through the associated GPIO Pin Control Register 2.

#### 1.4.10 PS/2 INTERFACE

#### TABLE 1-14: PS/2 INTERFACE

| PS/2 Interface  |             |              | (8 Pins) |
|-----------------|-------------|--------------|----------|
| Pin Ref. Number | Signal Name | Description  | Notes    |
| 35              | PS2_CLK2    | PS/2 clock 2 |          |
| 32              | PS2_DAT2    | PS/2 data 2  |          |
| 61              | PS2_CLK1    | PS/2 clock 1 |          |
| 62              | PS2_DAT1    | PS/2 data 1  |          |
| 66              | PS2_CLK0    | PS/2 clock 0 |          |
| 67              | PS2_DAT0    | PS/2 data 0  |          |
| 103             | PS2_CLK3    | PS/2 clock 3 |          |
| 105             | PS2_DAT3    | PS/2 data 3  |          |

#### 1.4.11 POWER INTERFACE

#### TABLE 1-15: POWER INTERFACE

| Power Interface                 |             |                                      | (18 Pins) |
|---------------------------------|-------------|--------------------------------------|-----------|
| Pin Ref. Number                 | Signal Name | Description                          | Notes     |
| 70                              | VSS_VBAT    | VBAT associated ground               |           |
| 68                              | VBAT        | VBAT supply                          |           |
| 15                              | CAP         | Internal Voltage Regulator Capacitor | Note 3    |
| 11, 36, 47, 56, 82,<br>104, 117 | VSS         | VCC1 associated ground               |           |
| 14, 37, 58, 84, 106,<br>119     | VCC1        | VCC1 supply                          |           |
| 45                              | AVSS        | Analog ADC supply associated ground  |           |
| 40                              | AVCC        | Analog ADC VCC1 associated Supply    |           |

**APPLICATION NOTE:** See FIGURE 3-1: Recommended Battery Circuit on page 49.

1.4.12 SMBUS INTERFACE

#### TABLE 1-16: SMBUS INTERFACE

| SMBus Interface |             |                                 | (10 Pins) |
|-----------------|-------------|---------------------------------|-----------|
| Pin Ref. Number | Signal Name | Description                     | Notes     |
| 112             | I2C0_CLK0   | SMBus Controller 0 Port 0 Clock |           |
| 111             | I2C0_DAT0   | SMBus Controller 0 Port 0 Data  |           |
| 110             | I2C0_CLK1   | SMBus Controller 0 Port 1 Clock |           |
| 109             | I2C0_DAT1   | SMBus Controller 0 Port 1 Data  |           |
| 89              | I2C1_CLK0   | SMBus Controller 1 Clock        |           |
| 88              | I2C1_DAT0   | SMBus Controller 1 Data         |           |
| 91              | I2C2_CLK0   | SMBus Controller 2 Clock        |           |
| 90              | I2C2_DAT0   | SMBus Controller 2 Data         |           |
| 126             | I2C3_CLK0   | SMBus Controller 3 Clock        |           |
| 125             | I2C3_DAT0   | SMBus Controller 3 Data         |           |

#### 1.4.13 PECI INTERFACE

## TABLE 1-17: PECI INTERFACE

| PECI Interface  |             |                        | (3 Pins) |
|-----------------|-------------|------------------------|----------|
| Pin Ref. Number | Signal Name | Description            | Notes    |
| 80              | PECI_DAT    | PECI Bus               |          |
| 31              | PECI_RDY    | PECI Ready             |          |
| 79              | VREF_PECI   | PECI Voltage Reference |          |

#### 1.4.14 KEYBOARD SCAN INTERFACE

## TABLE 1-18: KEYBOARD SCAN INTERFACE

| eyboard Scan Interface |             |                                | (26 Pins) |
|------------------------|-------------|--------------------------------|-----------|
| Pin Ref. Number        | Signal Name | Description                    | Notes     |
| 29                     | KSIO        | Keyboard Scan Matrix Input 0   | Note 11   |
| 28                     | KSI1        | Keyboard Scan Matrix Input 1   | Note 11   |
| 27                     | KSI2        | Keyboard Scan Matrix Input 2   | Note 11   |
| 26                     | KSI3        | Keyboard Scan Matrix Input 3   | Note 11   |
| 25                     | KSI4        | Keyboard Scan Matrix Input 4   | Note 11   |
| 24                     | KSI5        | Keyboard Scan Matrix Input 5   | Note 11   |
| 23                     | KSI6        | Keyboard Scan Matrix Input 6   | Note 11   |
| 22                     | KSI7        | Keyboard Scan Matrix Input 7   | Note 11   |
| 21                     | KSO00       | Keyboard Scan Matrix Output 0  |           |
| 20                     | KSO01       | Keyboard Scan Matrix Output 1  |           |
| 19                     | KSO02       | Keyboard Scan Matrix Output 2  |           |
| 18                     | KSO03       | Keyboard Scan Matrix Output 3  |           |
| 17                     | KSO04       | Keyboard Scan Matrix Output 4  |           |
| 16                     | KSO05       | Keyboard Scan Matrix Output 5  |           |
| 13                     | KSO06       | Keyboard Scan Matrix Output 6  |           |
| 12                     | KSO07       | Keyboard Scan Matrix Output 7  |           |
| 10                     | KSO08       | Keyboard Scan Matrix Output 8  |           |
| 9                      | KSO09       | Keyboard Scan Matrix Output 9  |           |
| 8                      | KSO10       | Keyboard Scan Matrix Output 10 |           |
| 7                      | KSO11       | Keyboard Scan Matrix Output 11 |           |
| 6                      | KSO12       | Keyboard Scan Matrix Output 12 |           |
| 5                      | KSO13       | Keyboard Scan Matrix Output 13 |           |
| 81                     | KSO14       | Keyboard Scan Matrix Output 14 |           |
| 83                     | KSO15       | Keyboard Scan Matrix Output 15 |           |
| 4                      | KSO16       | Keyboard Scan Matrix Output 16 |           |
| 108                    | KSO17       | Keyboard Scan Matrix Output 17 |           |

#### 1.4.15 SPI CONTROLLER INTERFACE

#### TABLE 1-19: SPI CONTROLLER INTERFACE

| SPI Controllers Inter | rface       |                           | (10 Pins) |
|-----------------------|-------------|---------------------------|-----------|
| Pin Ref. Number       | Signal Name | Description               | Notes     |
| 3                     | SHD_SCLK    | Shared SPI Clock          | Note 10   |
| 128                   | SHD_MOSI    | Shared SPI Output         | Note 10   |
| 95                    | SHD_MISO    | Shared SPI Input          | Note 10   |
| 97                    | SHD_CS0#    | Shared SPI Chip Select 0  | Note 10   |
| 87                    | SHD_CS1#    | Shared SPI Chip Select 1  |           |
| 2                     | PVT_SCLK    | Private SPI Clock         | Note 10   |
| 127                   | PVT_MOSI    | Private SPI Output        | Note 10   |
| 94                    | PVT_MISO    | Private SPI Input         | Note 10   |
| 96                    | PVT_CS0#    | Private SPI Chip Select 0 | Note 10   |
| 102                   | PVT_CS1#    | Private SPI Chip Select 1 |           |

#### 1.4.16 TRACE DEBUG INTERFACE

#### TABLE 1-20: TRACE DEBUG INTERFACE

| Trace Debug Interfa | се          |              | (5 Pins) |
|---------------------|-------------|--------------|----------|
| Pin Ref. Number     | Signal Name | Description  | Notes    |
| 25                  | TRACECLK    | Trace Clock  |          |
| 26                  | TRACEDATA0  | Trace Data 0 |          |
| 27                  | TRACEDATA1  | Trace Data 1 |          |
| 28                  | TRACEDATA2  | Trace Data 2 |          |
| 29                  | TRACEDATA3  | Trace Data 3 |          |

The Trace Debug Interface is enabled using the TRACE\_EN bit in the ETM TRACE Enable register defined in Chapter 35.0, "EC Subsystem Registers".

**Note:** These pins are push-pull outputs when enabled as the Trace Debug Interface pin functions. This functionality is not configured through the associated GPIO Pin Control Register; however the drive strength of these pins is configured through the associated GPIO Pin Control Register 2.

#### 1.4.17 UART PORT

#### TABLE 1-21: UART PORT

| UART Port       |             |                    | (2 Pins) |
|-----------------|-------------|--------------------|----------|
| Pin Ref. Number | Signal Name | Description        | Notes    |
| 86              | RXD         | UART Receive Data  |          |
| 87              | TXD         | UART Transmit Data |          |

## 1.5 Pin Multiplexing

Multifunction Pin Multiplexing in the MEC1322 is controlled by the GPIO Interface and illustrated in the Multiplexing Tables that follow. See Section 1.6, "Notes for Tables in this Chapter," on page 39 for notes that are referenced in the Pin Multiplexing tables. See Section 20.8.1, "Pin Control Register," on page 250 for Pin Multiplexing programming details. See also Section 20.7, "Pin Multiplexing Control," on page 248.

Pin signal functions that exhibit power domain emulation (see Multiplexing Tables below) have a different power supply designation in the "Emulated Power Well" column and "Signal Power Well" columns of the Multiplexing Tables in Section 1.5.2.

## 1.5.1 VCC2 POWER DOMAIN EMULATION

The System Runtime Supply power VCC2 is not connected to the MEC1322. The VCC\_PWRGD signal is used to indicate when power is applied to the System Runtime Supply.

Pin signal functions with VCC2 power domain emulation are documented in the Multiplexing Tables as "Signal Power Well" = VCC1 and "Emulated Power Well" = VCC2. These pins are powered by VCC1 and controlled by the VCC\_P-WRGD signal input. Outputs on VCC2 power domain emulation pin signal functions are tri-stated when VCC\_PWRGD is not asserted and are functional when VCC\_PWRGD is active. Inputs on VCC2 power domain emulation pin signal functions are gated according as defined by the Gated State column in the following tables.

Power well emulation for GPIOs and for signals that are multiplexed with GPIO signals is controlled by the Power Gating Signals field in the GPIO Pin Control Register.

#### 1.5.2 MULTIPLEXING TABLES

In the following tables, the columns have the following meanings:

#### MUX

If the pin has an associated GPIO, then the MUX column refers to the Mux Control field in the GPIO Pin Control Register. Setting the Mux Control field to value listed in the row will configure the pin for the signal listed in the Signal column on the same row. The row marked "Default" is the setting that is assigned on system reset.

If there is no GPIO associated with a pin, then the pin has a single function.

#### Signal

This column lists the signals that can appear on each pin, as configured by the MUX control.

#### **Buffer Type**

Pin buffer types are defined in Table 37-4, "DC Electrical Characteristics," on page 391.

Note that all GPIO pins are of buffer type PIO, which may be configured as input/output, push-pull/OD etc. via the GPIO Pin Control Register and Pin Control Register 2. There are some pins where the buffer type is configured by the alternate function selection, in which case that buffer type is shown in this column.

#### Default Operation

This column gives the pin behavior following the power-up of VCC1. All GPIO pins are programmable after this event. This default pin behavior corresponds to the row marked "Default" in the MUX column.

**Note:** An internal pull-up resistor is indicated by (PU) and and internal pull-down is indicated by (PD). These are configured via the GPIO Pin Control Register.

#### Signal Power Well

This column defines the power well that powers the pin.

#### **Emulated Power Well**

Power well emulation for GPIOs and for signals that are multiplexed with GPIO signals is controlled by the Power Gating Signals field in the GPIO Pin Control Register.

Power well emulation for signals that are not multiplexed with GPIO signals is defined by the entries in this column. See Section 1.5.1, "VCC2 Power Domain Emulation".

Note: The Glitch Protected POR Drive Low Pins are configured as "always on", as indicated by "ON" in this column.

#### **Gated State**

This column defines the internal value of an input signal when either its emulated power well is inactive or it is not selected by the GPIO alternate function MUX. A value of "No Gate" means that the internal signal always follows the pin even when the emulated power well is inactive.

**Note:** Gated state is only meaningful to the operation of input signals. A gated state on an output pin defines the internal behavior of the GPIO MUX and does not imply pin behavior.

| Pin Ref. | MUX        | Signal   | Buffer   | Default   | Signal   | Emulated   | Gated State                              | Notes    |
|----------|------------|----------|----------|-----------|----------|------------|------------------------------------------|----------|
| Number   | MOX        |          | Туре     | Operation |          | Power Well | Galeu State                              | NOLES    |
| 1        | Default: 0 | GPIO036  | PIO      | I (PU)    | VCC1     | VCC1       | No Gate                                  |          |
| 1        | 1          | Reserved | Reserved | Ţ         | Reserved | Reserved   | <u> </u>                                 |          |
| 1        | 2          | Reserved | Reserved | 1         | Reserved | Reserved   | í                                        |          |
| 1        | 3          | Reserved | Reserved | <u>.</u>  | Reserved | Reserved   |                                          |          |
| 2        | Default: 0 | GPIO153  | I PIO    |           | VCC1     | VCC1       | No Gate                                  | Note 10  |
| 2        | i 1i       | PVT_SCLK | PIO      | 1         | VCC1     | VCC1       | i<br>i                                   | Note 10  |
| 2        | 2          | Reserved | Reserved | +<br>     | Reserved | Reserved   | 1                                        | <br>     |
| 2        | 3          | Reserved | Reserved | +<br>     | Reserved | Reserved   | ,<br>                                    |          |
| 3        | Default: 0 | GPIO122  | PIO      | I (PD)    | VCC1     | VCC1       | No Gate                                  | Note 10  |
| 3        | 1          | SHD_SCLK | PIO      | ÷         | VCC1     | VCC1       | ;—                                       | Note 10  |
| 3        | 2          | Reserved | Reserved | +         | Reserved | Reserved   | {                                        |          |
| 3        | 3          | Reserved | Reserved | <u>+</u>  | Reserved | Reserved   | /                                        | L        |
| 4        | Default: 0 | GPIO011  | PIO      | IOD (PD)  | VCC1     | VCC1       | No Gate                                  |          |
| 4        | <u>-</u>   | Reserved | Reserved | +         | Reserved | Reserved   | ₄                                        | ⊨        |
| 4        | 2          | Reserved | Reserved | +         | Reserved | Reserved   | !                                        |          |
| 4        | 3          | KSO16    | PIO      | +         | VCC1     | VCC1       | !— - — - — - — - — - —                   |          |
| 5        | 0          | GPIO006  | PIO      |           | VCC1     | VCC1       | No Gate                                  |          |
| 5        |            | Reserved | Reserved | +<br>!    | Reserved | Reserved   | {— - — - — - — - −<br>!                  |          |
| 5        | 2          | Reserved | Reserved | <b>+</b>  | Reserved | Reserved   | ¦— - — - — - − - −                       |          |
| 5        | Default: 3 | KSO13    | PIO      | O-4mA     | VCC1     | VCC1       | 1— - — - — - —<br>'                      |          |
| 6        | 0          | GPIO005  | PIO      |           | VCC1     | VCC1       | No Gate                                  |          |
| 6        | 1          | Reserved | Reserved | <u>†</u>  | Reserved | Reserved   | 1                                        |          |
| 6        | 2          | Reserved | Reserved | Ţ-—       | Reserved | Reserved   | <u> </u>                                 | <u> </u> |
| 6        | Default: 3 | KSO12    | PIO      | O-4mA(PD) | VCC1     | VCC1       | j—                                       |          |
| 7        | 0          | GPIO107  | PIO      | 1         | VCC1     | VCC1       | No Gate                                  |          |
| 7        | 1          | Reserved | Reserved | †         | Reserved | Reserved   | i—                                       |          |
| 7        | i 2i       | Reserved | Reserved | †         | Reserved | Reserved   | í                                        |          |
| 7        | Default: 3 | KSO11    | I PIO    | O-4mA     | VCC1     | VCC1       | ii                                       |          |
| 8        | 0          | GPIO004  | PIO      | <br>      | VCC1     | VCC1       | No Gate                                  |          |
| 8        | i          | Reserved | Reserved | t         | Reserved | Reserved   | i— - — - — - — - – – – – – – – – – – – – | ⊢<br>    |
| 8        | 2          | Reserved | Reserved | <br>      | Reserved | Reserved   | ,                                        |          |
| 8        | Default: 3 | KSO10    | i PIO    | O-4mA     | VCC1     | VCC1       | i—<br>I                                  |          |

# TABLE 1-22: MULTIPLEXING TABLE (1 OF 18)

# TABLE 1-23: MULTIPLEXING TABLE (2 OF 18)

| Pin Ref. |                                         | <u>.</u> | Buffer   | Default          | Signal     | Emulated   |                                         |        |
|----------|-----------------------------------------|----------|----------|------------------|------------|------------|-----------------------------------------|--------|
| Number   | MUX                                     | Signal   | Туре     | Operation        | Power Well | Power Well | Gated State                             | Notes  |
| 9        | 0                                       | GPIO106  | PIO      |                  | VCC1       | VCC1       | No Gate                                 |        |
| 9        | 1                                       | Reserved | Reserved | <u> </u>         | Reserved   | Reserved   | ii                                      |        |
| 9        | i 2i                                    | Reserved | Reserved | t                | Reserved   | Reserved   | í—i                                     |        |
| 9        | Default: 3                              | KSO09    | I PIO    | O-4mA            | VCC1       | VCC1       |                                         |        |
| 10       | i 0i                                    | GPIO003  | PIO      | I                | VCC1       | VCC1       | No Gate                                 |        |
| 10       | i1                                      | Reserved | Reserved | +<br>            | Reserved   | Reserved   | ·—+<br>                                 |        |
| 10       | 2                                       | Reserved | Reserved | <br>             | Reserved   | Reserved   | <br>                                    |        |
| 10       | Default: 3                              | KSO08    | PIO      | O-4mA            | VCC1       | VCC1       | ,<br>                                   |        |
| 11       |                                         | VSS      | PWR      | <del>;</del><br> | PWR        | PWR        |                                         |        |
| 11       | ;<br>                                   |          |          | +<br>            |            | +          | ·                                       |        |
| 11       | / <u></u> - <u></u> - <u></u> - <u></u> |          |          | +<br>            |            | +          | ·                                       |        |
| 11       | ¦⊨                                      |          |          | +                |            | +          |                                         |        |
| 12       | 0                                       | GPIO002  | PIO      |                  | VCC1       | VCC1       | No Gate                                 |        |
| 12       | <u>-</u>                                | Reserved | Reserved | +                | Reserved   | Reserved   | ·                                       |        |
| 12       | 2                                       | Reserved | Reserved | +                | Reserved   | Reserved   | — - — - — - <del>-</del> - <del>-</del> |        |
| 12       | Default: 3                              | KSO07    | PIO      | O-4mA            | VCC1       | VCC1       | —+<br>                                  |        |
| 13       | 0                                       | GPIO001  | PIO      |                  | VCC1       | VCC1       | No Gate                                 |        |
| 13       | 1                                       | Reserved | Reserved | +                | Reserved   | Reserved   | +                                       |        |
| 13       | 2                                       | Reserved | Reserved | +                | Reserved   | Reserved   |                                         |        |
| 13       | Default: 3                              | KSO06    | PIO      | O-4mA            | VCC1       | VCC1       | +                                       |        |
| 14       |                                         | VCC1     | PWR      | İ                | PWR        | PWR        |                                         |        |
| 14       | -<br>                                   |          | -+       | †                | 1          | †          | +                                       |        |
| 14       | <u> </u>                                |          |          | Ţ                | <u> </u>   | Ţ-—        | Ţ                                       |        |
| 14       | <u>, </u>                               |          | · Ț      | <u> </u>         | ງ=-=       | Ţ-—        | )                                       |        |
| 15       |                                         | CAP      | PWR      |                  | PWR        | PWR        |                                         | Note 3 |
| 15       | <u> </u>                                |          | · †      | i                | i          | ;          | ii                                      |        |
| 15       | i i                                     |          | <u> </u> | !                |            | !          |                                         |        |
| 15       | <u></u>                                 |          |          |                  |            |            |                                         |        |
| 16       | 0                                       | GPIO104  | PIO      | Ì                | VCC1       | VCC1       | No Gate                                 |        |
| 16       | ii                                      | TFDP_CLK | PIO      | +<br>            | VCC1       | VCC1       | ·                                       |        |
| 16       | 2                                       | Reserved | Reserved | <br>             | Reserved   | Reserved   |                                         |        |
| 16       | Default: 3                              | KSO05    | PIO      | O-4mA            | VCC1       | VCC1       | ,— <del>-</del>                         |        |

| Pin Ref. | MUN        | Cinnal    | Buffer   | Default                            | Signal     | Emulated   |             | Nate -  |
|----------|------------|-----------|----------|------------------------------------|------------|------------|-------------|---------|
| Number   | MUX        | Signal    | Туре     | Operation                          | Power Well | Power Well | Gated State | Notes   |
| 17       | 0          | GPIO103   | PIO      |                                    | VCC1       | VCC1       | No Gate     |         |
| 17       | 1          | TFDP_DATA | PIO      |                                    | VCC1       | VCC1       |             |         |
| 17       | 2          | Reserved  | Reserved |                                    | Reserved   | Reserved   |             |         |
| 17       | Default: 3 | KSO04     | I PIO    | O-4mA                              | VCC1       | VCC1       | ii          |         |
| 18       | 0          | GPIO102   | I PIO    | I                                  | VCC1       | VCC1       | No Gate     |         |
| 18       | 1          | Reserved  | Reserved | +<br>                              | Reserved   | Reserved   | ·—          |         |
| 18       | 2          | Reserved  | Reserved | +<br>                              | Reserved   | Reserved   |             |         |
| 18       | Default: 3 | KSO03     | PIO      | O-4mA                              | VCC1       | VCC1       |             |         |
| 19       | 0          | GPIO101   | PIO      | i<br>                              | VCC1       | VCC1       | No Gate     |         |
| 19       | 1          | Reserved  | Reserved | +<br>                              | Reserved   | Reserved   | ;           |         |
| 19       | 2          | Reserved  | Reserved | +                                  | Reserved   | Reserved   | '           |         |
| 19       | Default: 3 | KSO02     | PIO      | O-4mA                              | VCC1       | VCC1       |             |         |
| 20       | 0          | GPIO100   | PIO      | L<br> <br>                         | VCC1       | VCC1       | No Gate     |         |
| 20       | <br>  1    | Reserved  | Reserved | <b>⊦</b> - — - — - — - — - —  <br> | Reserved   | Reserved   |             |         |
| 20       | 2          | Reserved  | Reserved | +                                  | Reserved   | Reserved   |             |         |
| 20       | Default: 3 | KSO01     | PIO      | O-4mA                              | VCC1       | VCC1       |             |         |
| 21       | 0          | GPIO000   | PIO      |                                    | VCC1       | VCC1       | No Gate     |         |
| 21       | 1          | Reserved  | Reserved | +                                  | Reserved   | Reserved   |             |         |
| 21       | 2          | Reserved  | Reserved | <b>+</b>                           | Reserved   | Reserved   |             |         |
| 21       | Default: 3 | KSO00     | PIO      | O-4mA                              | VCC1       | VCC1       |             |         |
| 22       | 0          | GPIO043   | PIO      |                                    | VCC1       | VCC1       | No Gate     |         |
| 22       | 1          | Reserved  | Reserved | <u>+</u>                           | Reserved   | Reserved   |             |         |
| 22       | 2          | Reserved  | Reserved | <u> </u>                           | Reserved   | Reserved   |             |         |
| 22       | Default: 3 | KSI7      | PIO      |                                    | VCC1       | VCC1       | Low         | Note 11 |
| 23       | 0          | GPIO042   | PIO      |                                    | VCC1       | VCC1       | No Gate     |         |
| 23       | 1          | Reserved  | Reserved | <u> </u>                           | Reserved   | Reserved   | i           |         |
| 23       | 2          | Reserved  | Reserved |                                    | Reserved   | Reserved   | i           |         |
| 23       | Default: 3 | KSI6      | I PIO    | i                                  | VCC1       | VCC1       | Low         | Note 11 |
| 24       | 0          | GPIO040   | PIO      | Ì                                  | VCC1       | VCC1       | No Gate     |         |
| 24       | i 1i       | Reserved  | Reserved | +                                  | Reserved   | Reserved   | (—<br>      |         |
| 24       | 2          | Reserved  | Reserved | <br>                               | Reserved   | Reserved   |             |         |
| 24       | Default: 3 | KSI5      | PIO      |                                    | VCC1       | VCC1       | Low         | Note 11 |

# TABLE 1-24: MULTIPLEXING TABLE (3 OF 18)

# TABLE 1-25: MULTIPLEXING TABLE (4 OF 18)

| Pin Ref. | NAL IN     | 0:       | Buffer   | Default                           | Signal     | Emulated   |                       | Nie 4e e |
|----------|------------|----------|----------|-----------------------------------|------------|------------|-----------------------|----------|
| Number   | MUX        | Signal   | Туре     | Operation                         | Power Well | Power Well | Gated State           | Notes    |
| 25       | 0          | GPIO142  | PIO      | -                                 | VCC1       | VCC1       | No Gate               |          |
| 25       | 1          | Reserved | Reserved |                                   | Reserved   | Reserved   |                       |          |
| 25       | 2          | Reserved | Reserved |                                   | Reserved   | Reserved   |                       |          |
| 25       | Default: 3 | KSI4     | I PIO    | i                                 | VCC1       | VCC1       | Low                   | Note 11  |
| 26       | 0          | GPIO032  | PIO      |                                   | VCC1       | VCC1       | No Gate               |          |
| 26       | ii         | Reserved | Reserved | +<br>                             | Reserved   | Reserved   | '—<br>                | <br>     |
| 26       | 2          | Reserved | Reserved |                                   | Reserved   | Reserved   | ,<br>                 | <i>-</i> |
| 26       | Default: 3 | KSI3     | PIO      |                                   | VCC1       | VCC1       | Low                   | Note 11  |
| 27       | 0          | GPIO144  | PIO      | i<br>I                            | VCC1       | VCC1       | No Gate               |          |
| 27       | i 1        | Reserved | Reserved | ÷                                 | Reserved   | Reserved   | ;—<br>I               |          |
| 27       | 2          | Reserved | Reserved | +                                 | Reserved   | Reserved   | ;—-—-—-<br>I          |          |
| 27       | Default: 3 | KSI2     | PIO      | +                                 | VCC1       | VCC1       | Low                   | Note 11  |
| 28       | 0          | GPIO126  | PIO      |                                   | VCC1       | VCC1       | No Gate               |          |
| 28       | -<br>  1   | Reserved | Reserved | ►                                 | Reserved   | Reserved   |                       | ⊨        |
| 28       | Default: 2 | KSI1     | PIO      | +                                 | VCC1       | VCC1       | Low                   | Note 11  |
| 28       | 3          | Reserved | Reserved | ╆╺ <i>─</i> ╶ <i>─</i> ╶─╴──<br>╎ | Reserved   | Reserved   | — - — - — - — - —<br> |          |
| 29       | 0          | GPIO125  | PIO      |                                   | VCC1       | VCC1       | No Gate               |          |
| 29       | 1          | Reserved | Reserved | +-—-—-—-<br>¦                     | Reserved   | Reserved   | —-—-—-<br>            |          |
| 29       | Default: 2 | KSI0     | PIO      |                                   | VCC1       | VCC1       | Low                   | Note 11  |
| 29       | 3          | Reserved | Reserved | +                                 | Reserved   | Reserved   |                       |          |
| 30       | Default: 0 | GPIO031  | PIO      | I (PU)                            | VCC1       | VCC1       | No Gate               |          |
| 30       | 1          | Reserved | Reserved | <u> </u>                          | Reserved   | Reserved   |                       |          |
| 30       | 2          | Reserved | Reserved | <b> </b>                          | Reserved   | Reserved   |                       |          |
| 30       | 3          | Reserved | Reserved | <u> </u>                          | Reserved   | Reserved   |                       |          |
| 31       | Default: 0 | GPIO127  | PIO      | I                                 | VCC1       | VCC1       | No Gate               |          |
| 31       | 1          | PECI_RDY | PIO      |                                   | VCC1       | VCC1       | High                  |          |
| 31       | 2          | Reserved | Reserved |                                   | Reserved   | Reserved   |                       |          |
| 31       | 3          | Reserved | Reserved |                                   | Reserved   | Reserved   | <br>                  |          |
| 32       | 0          | GPIO052  | PIO      | ĺ                                 | VCC1       | VCC1       | No Gate               |          |
| 32       | i 1i       | Reserved | Reserved | +<br>                             | Reserved   | Reserved   | (<br>                 |          |
| 32       | Default: 2 | PS2_DAT2 | PIO      | IOD-12mA                          | VCC1       | VCC1       | Low                   | <br>     |
| 32       | 3          | Reserved | Reserved | <br>                              | Reserved   | Reserved   | ,—<br>                |          |

| Pin Ref.<br>Number | MUX                                   | Signal   | Buffer<br>Type | Default<br>Operation                           | Signal<br>Power Well    | Emulated<br>Power Well | Gated State                                         | Notes  |
|--------------------|---------------------------------------|----------|----------------|------------------------------------------------|-------------------------|------------------------|-----------------------------------------------------|--------|
| 33                 | Default: 0                            | GPIO147  | PIO            | I (PU)                                         | VCC1                    | VCC1                   | No Gate                                             |        |
| 33                 | 1                                     | Reserved | Reserved       | <u> </u>                                       | Reserved                | Reserved               | ii                                                  |        |
| 33                 | 2                                     | Reserved | Reserved       | <u>+</u>                                       | Reserved                | Reserved               | í1                                                  |        |
| 33                 | 3                                     | Reserved | Reserved       | i                                              | Reserved                | Reserved               |                                                     |        |
| 34                 | Default: 0                            | GPIO151  | PIO            | I (PU)                                         | VCC1                    | VCC1                   | No Gate                                             |        |
| 34                 | 1                                     | Reserved | Reserved       | +<br>                                          | Reserved                | Reserved               | ·                                                   |        |
| 34                 | 2                                     | Reserved | Reserved       | <br>                                           | Reserved                | Reserved               | 1— - — - — - <del>-</del> - — - <del>-</del><br>I I |        |
| 34                 | 3                                     | Reserved | Reserved       | <br>                                           | Reserved                | Reserved               | )—<br>                                              |        |
| 35                 | 0                                     | GPIO051  | PIO            | i<br>I                                         | VCC1                    | VCC1                   | No Gate                                             |        |
| 35                 | 1                                     | Reserved | Reserved       | ÷                                              | Reserved                | Reserved               | ;÷                                                  |        |
| 35                 | Default: 2                            | PS2_CLK2 | PIO            | IOD-12mA                                       | VCC1                    | VCC1                   | Low                                                 |        |
| 35                 | 3                                     | Reserved | Reserved       | <u>+ - — - — - — - — -</u> - — - — - — - — - — | Reserved                | Reserved               | /<br>                                               |        |
| 36                 | · · · · · · · · · · · · · · · · · · · | VSS      | PWR            |                                                | PWR                     | PWR                    | , , , , , , , , , , , , , , , , , , ,               |        |
| 36                 | <br> <br>                             |          | +              | +                                              | 4                       | +<br>'<br>!            | •                                                   |        |
| 36                 | - — - — - H<br> <br>                  |          | *              | +                                              | 4                       | +                      | <u></u>                                             |        |
| 36                 | - — - — -  <br>                       |          | +              | +<br>¦                                         | 4— - — - — - — - –<br>¦ | +                      | ·                                                   |        |
| 37                 |                                       | VCC1     | PWR            | 1                                              | PWR                     | PWR                    |                                                     |        |
| 37                 | - — - — -  <br>!                      |          | +<br>!         | +<br>!                                         | ┨──╶──╶──<br>!          | +                      | 1—+<br>!                                            |        |
| 37                 | - — - — -  <br>                       |          | +              | <u>+</u>                                       | <b> </b>                | <u>+</u> -             | <u> +</u>                                           |        |
| 37                 | - — - — -  <br>'                      |          | +              | <u>+</u>                                       | <b> </b> ─              | <u></u> +              | <u> </u> +                                          |        |
| 38                 | 0                                     | GPIO062  | PIO            | İ                                              | VCC1                    | VCC1                   | No Gate                                             |        |
| 38                 | Default: 1                            | ADC4     | I_AN           | I_AN                                           | AVCC1_ADC               | AVCC1_ADC              | Low                                                 | Note 8 |
| 38                 | 2                                     | Reserved | Reserved       | Ţ-—                                            | Reserved                | Reserved               | <u> </u>                                            |        |
| 38                 | 3                                     | Reserved | Reserved       | Ţ-—                                            | Reserved                | Reserved               | )                                                   |        |
| 39                 | 0                                     | GPIO061  | PIO            | İ                                              | VCC1                    | VCC1                   | No Gate                                             |        |
| 39                 | Default: 1                            | ADC3     | I_AN           | I_AN                                           | AVCC1_ADC               | AVCC1_ADC              | Low                                                 | Note 8 |
| 39                 | 2                                     | Reserved | Reserved       | t                                              | Reserved                | Reserved               | íi                                                  |        |
| 39                 | 3                                     | Reserved | Reserved       | i                                              | Reserved                | Reserved               | ii                                                  |        |
| 40                 | · · · · · · · · · · · · · · · · · · · | AVCC     | PWR            | İ                                              | PWR                     | PWR                    | i i                                                 |        |
| 40                 |                                       |          | +<br>          | +<br>                                          | <br>                    | +<br>                  | 1—+<br>                                             |        |
| 40                 |                                       |          | <br>           | <br>                                           | <br>l                   | <br>                   | ,<br>                                               |        |
| 40                 | ,<br>                                 |          | +<br>          | <br>                                           |                         | <br>                   | )—<br>                                              |        |

# TABLE 1-26: MULTIPLEXING TABLE (5 OF 18)

# TABLE 1-27: MULTIPLEXING TABLE (6 OF 18)

| Pin Ref. |            | 0        | Buffer    | Default                                                                                                                                                                                                          | Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Emulated   |             | N         |
|----------|------------|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|-----------|
| Number   | MUX        | Signal   | Туре      | Operation                                                                                                                                                                                                        | Power Well                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Power Well | Gated State | Notes     |
| 41       | Default: 0 | GPIO206  | PIO       | I                                                                                                                                                                                                                | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 41       | 1          | Reserved | Reserved  |                                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | i           |           |
| 41       | i 2        | Reserved | Reserved  | L                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | í           |           |
| 41       | 3          | Reserved | Reserved  | <b></b>                                                                                                                                                                                                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | /           |           |
| 42       | 0          | GPIO060  | PIO       |                                                                                                                                                                                                                  | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 42       | Default: 1 | ADC2     | I_AN      | I_AN (PU)                                                                                                                                                                                                        | AVCC1_ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AVCC1_ADC  | Low         | Note 8    |
| 42       | 2          | Reserved | Reserved  | <br>                                                                                                                                                                                                             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | ,<br>       |           |
| 42       | 3          | Reserved | Reserved  | ÷                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | i—          |           |
| 43       | 0          | GPIO057  | PIO       | i<br>I                                                                                                                                                                                                           | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 43       | Default: 1 | ADC1     | L_AN      | I_AN                                                                                                                                                                                                             | AVCC1_ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AVCC1_ADC  | Low         | Note 8    |
| 43       | 2          | Reserved | Reserved  | <b>└</b>                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | /           |           |
| 43       | 3          | Reserved | Reserved  | ⊾                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | /           | <b></b> - |
| 44       | 0          | GPIO056  | PIO       | L<br> <br>                                                                                                                                                                                                       | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 44       | 1          | ADC0     | I_AN      | ┡╺╺━╸╸━╸╸━╸╸<br>╵<br>╵                                                                                                                                                                                           | AVCC1_ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AVCC1_ADC  | Low         | Note 8    |
| 44       | 2          | Reserved | Reserved  | <b>⊦</b> · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · · | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   |             |           |
| 44       | Default: 3 | ADC0     | I_AN      | I_AN                                                                                                                                                                                                             | AVCC1_ADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AVCC1_ADC  | Low         | Note 8    |
| 45       |            | AVSS     | PWR       |                                                                                                                                                                                                                  | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWR        |             |           |
| 45       |            |          | +         | ╊╺ <i>─</i> - ── - ── · ── ·                                                                                                                                                                                     | <b>┦──</b> - <b>─</b> - <b>□</b> | +          | —-—<br>!    |           |
| 45       | <u> </u> - |          | +         | ╊╸ <u>—</u> ╺╶— · — · — ·                                                                                                                                                                                        | <b> </b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <u>+</u> - |             |           |
| 45       | <u> </u> - |          | +         | ╊╺╺╸╸╸╸<br>╵                                                                                                                                                                                                     | <b>∤</b> — - — - — - — - − - − - −                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u>+</u>   | 1           |           |
| 46       | 0          | GPIO112  | PCI_PIO   |                                                                                                                                                                                                                  | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 46       | Default: 1 | LAD0     | PCI_IO    | PCI_IO                                                                                                                                                                                                           | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | High        | Note 1    |
| 46       | 2          | Reserved | Reserved  | <u> </u>                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | 1           |           |
| 46       | 3          | Reserved | Reserved  | <u> </u>                                                                                                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | <u> </u>    |           |
| 47       | i i        | VSS      | PWR       | l                                                                                                                                                                                                                | PWR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PWR        |             |           |
| 47       | ii         |          | <u>†</u>  |                                                                                                                                                                                                                  | i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            | [           |           |
| 47       | i          |          | 1         |                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            | /           |           |
| 47       | i          |          | 1         | <b></b>                                                                                                                                                                                                          | /<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | i          | /           |           |
| 48       | 0          | GPIO114  | I PCI_PIO |                                                                                                                                                                                                                  | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | No Gate     |           |
| 48       | Default: 1 | LAD1     | PCI_IO    | PCI_IO                                                                                                                                                                                                           | VCC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VCC1       | High        | Note 1    |
| 48       | 2          | Reserved | Reserved  |                                                                                                                                                                                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | ,           |           |
| 48       | 3          | Reserved | Reserved  | ÷                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reserved   | i—          |           |

| Pin Ref.<br>Number | MUX                   | Signal    | Buffer<br>Type | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well | Gated State                                   | Notes  |
|--------------------|-----------------------|-----------|----------------|----------------------|----------------------|------------------------|-----------------------------------------------|--------|
| 49                 | Default: 0            | JTAG_RST# | 1              | I                    | VCC1                 | VCC1                   | No Gate                                       | Note 2 |
| 49                 | 1                     | Reserved  | Reserved       | <u> </u>             | Reserved             | Reserved               | ii                                            |        |
| 49                 | 2                     | Reserved  | Reserved       | i                    | Reserved             | Reserved               | i                                             |        |
| 49                 | 3                     | Reserved  | Reserved       | i                    | Reserved             | Reserved               | ii                                            |        |
| 50                 | 0                     | GPIO113   | PCI_PIO        | ĺ                    | VCC1                 | VCC1                   | No Gate                                       |        |
| 50                 | Default: 1            | LAD2      | PCI_IO         | PCI_IO               | VCC1                 | VCC1                   | High                                          | Note 1 |
| 50                 | 2                     | Reserved  | Reserved       | <br>                 | Reserved             | Reserved               | ,<br>                                         |        |
| 50                 | 3                     | Reserved  | Reserved       | ÷-——-<br>I           | Reserved             | Reserved               | ;                                             |        |
| 51                 | 0                     | GPIO111   | PCI_PIO        | i<br>I               | VCC1                 | VCC1                   | No Gate                                       |        |
| 51                 | Default: 1            | LAD3      | PCI_IO         | PCI_IO               | VCC1                 | VCC1                   | High                                          | Note 1 |
| 51                 | 2                     | Reserved  | Reserved       | +                    | Reserved             | Reserved               | //                                            |        |
| 51                 | 3                     | Reserved  | Reserved       | <u>+</u>             | Reserved             | Reserved               | /                                             |        |
| 52                 | 0                     | GPIO120   | PCI_PIO        | <u>1</u><br>1<br>1   | VCC1                 | VCC1                   | No Gate                                       |        |
| 52                 | Default: 1            | LFRAME#   | PCI_I          | PCI_I                | VCC1                 | VCC1                   | High                                          |        |
| 52                 | 2                     | Reserved  | Reserved       | +                    | Reserved             | Reserved               | !i                                            |        |
| 52                 | 3                     | Reserved  | Reserved       | +                    | Reserved             | Reserved               | <b>ا</b> ــــــــــــــــــــــــــــــــــــ |        |
| 53                 | 0                     | GPIO116   | PCI_PIO        | 1                    | VCC1                 | VCC1                   | No Gate                                       |        |
| 53                 | Default: 1            | LRESET#   | +              | PCI_I                | VCC1                 | VCC1                   | Low                                           |        |
| 53                 | 2                     | Reserved  | Reserved       | +                    | Reserved             | Reserved               | 1                                             |        |
| 53                 | 3                     | Reserved  | Reserved       | <u>+</u>             | Reserved             | Reserved               | 1                                             |        |
| 54                 | 0                     | GPIO117   | PCI_PIO        | Ì                    | VCC1                 | VCC1                   | No Gate                                       |        |
| 54                 | Default: 1            | PCI_CLK   | PCI_CLK        | PCI_CLK              | VCC1                 | VCC1                   | Low                                           |        |
| 54                 | 2                     | Reserved  | Reserved       | ŗ <u>-</u>           | Reserved             | Reserved               | ii                                            |        |
| 54                 | 3                     | Reserved  | Reserved       | †                    | Reserved             | Reserved               | ii                                            |        |
| 55                 | 0                     | GPIO014   | PCI_PIO        | l                    | VCC1                 | VCC1                   | No Gate                                       |        |
| 55                 | Default: 1            | CLKRUN#   |                | PCI_I                | VCC1                 | VCC1                   | Low                                           |        |
| 55                 | 1 2                   | Reserved  | Reserved       | †                    | Reserved             | Reserved               | í—1                                           |        |
| 55                 | i <u> </u>            | Reserved  | Reserved       | †                    | Reserved             | Reserved               | /                                             |        |
| 56                 | · <u> </u>            | VSS       | PWR            | I                    | PWR                  | PWR                    | <br>                                          |        |
| 56                 | ⊨ i<br>i              |           | +              | +                    |                      | +                      | ·— - — - — - — - — - — - — - — - — - — -      |        |
| 56                 | i- — - — - — - ¦—<br> |           | ÷              | ÷                    | i—                   | ÷                      | i—                                            |        |
| 56                 | ⊹ — - — - — - ¦—<br>I |           | +              | ÷                    |                      | +                      | ;                                             |        |

# TABLE 1-28: MULTIPLEXING TABLE (7 OF 18)

# TABLE 1-29: MULTIPLEXING TABLE (8 OF 18)

| Pin Ref.<br>Number | MUX        | Signal     | Buffer<br>Type | Default<br>Operation    | Signal<br>Power Well | Emulated<br>Power Well | Gated State                              | Notes   |
|--------------------|------------|------------|----------------|-------------------------|----------------------|------------------------|------------------------------------------|---------|
| 57                 | 0          | GPIO115    | PCI_PIO        |                         | VCC1                 | VCC1                   | No Gate                                  |         |
| 57                 | Default: 1 | SER_IRQ    | PCI_I          | PCI_I                   | VCC1                 | VCC1                   | High                                     | Note 1  |
| 57                 | 1 2        | Reserved   | Reserved       | †                       | Reserved             | Reserved               | ''                                       |         |
| 57                 | 3          | Reserved   | Reserved       | <br>                    | Reserved             | Reserved               | /<br>                                    |         |
| 58                 | · · · · ·  | VCC1       | PWR            |                         | PWR                  | PWR                    | <br>                                     |         |
| 58                 | <br>       |            | +<br>          | +-—<br>                 | <br>                 | +<br>                  | •— - — - — - — - <del>-</del> - —        |         |
| 58                 | <br>       |            | <br>           | <br>                    | ¬—<br>│              | <br>                   | ,<br>                                    |         |
| 58                 | <br>       |            | <br>           | <br>                    | <br>                 | <br>                   | ,—                                       |         |
| 59                 | 0          | GPIO041    | PIO            | <del>;</del><br>        | VCC1                 | VCC1                   | No Gate                                  |         |
| 59                 | Default: 1 | Reserved   | PIO            | O-8mA (PD)<br>LOW       | VCC1                 | ON                     | <br> <br>                                | Note 12 |
| 59                 | 2          | Reserved   | Reserved       | +<br>                   | Reserved             | Reserved               | /                                        | <b></b> |
| 59                 | 3          | Reserved   | Reserved       | +                       | Reserved             | Reserved               | /                                        |         |
| 60                 | 0          | GPIO121    | PIO            |                         | VCC1                 | VCC1                   | No Gate                                  |         |
| 60                 | Default: 1 | nRESET_OUT | PIO            | O-8mA                   | VCC1                 | ON                     |                                          | Note 6  |
| 60                 | 2          | Reserved   | Reserved       | +                       | Reserved             | Reserved               |                                          |         |
| 60                 | 3          | Reserved   | Reserved       | +                       | Reserved             | Reserved               |                                          |         |
| 61                 | 0          | GPIO050    | PIO            | 1                       | VCC1                 | VCC1                   | No Gate                                  |         |
| 61                 | 1          | Reserved   | Reserved       | +                       | Reserved             | Reserved               |                                          |         |
| 61                 | Default: 2 | PS2_CLK1   | PIO            | IOD-12mA                | VCC1                 | VCC1                   | Low                                      |         |
| 61                 | 3          | Reserved   | Reserved       | +<br>!                  | Reserved             | Reserved               |                                          |         |
| 62                 | 0          | GPIO065    | PIO            | 1                       | VCC1                 | VCC1                   | No Gate                                  |         |
| 62                 | 1          | Reserved   | Reserved       | †                       | Reserved             | Reserved               |                                          |         |
| 62                 | Default: 2 | PS2_DAT1   | PIO            | IOD-12mA                | VCC1                 | VCC1                   | Low                                      |         |
| 62                 | 3          | Reserved   | Reserved       | Ţ-—                     | Reserved             | Reserved               |                                          |         |
| 63                 | Default: 0 | GPIO035    | PIO            | I (PU)                  | VCC1                 | VCC1                   | No Gate                                  |         |
| 63                 | 1          | Reserved   | Reserved       | <u></u> -               | Reserved             | Reserved               |                                          |         |
| 63                 | 2          | Reserved   | Reserved       |                         | Reserved             | Reserved               |                                          |         |
| 63                 | 3          | Reserved   | Reserved       |                         | Reserved             | Reserved               |                                          |         |
| 64                 | Default: 0 | GPIO027    | PIO            | I (PU)                  | VCC1                 | VCC1                   | No Gate                                  |         |
| 64                 | 1          | Reserved   | Reserved       |                         | Reserved             | Reserved               | ·— · — · — · — · — · — ·                 |         |
| 64                 | 2          | Reserved   | Reserved       | <br>                    | Reserved             | Reserved               | ı— - — - — - — - — - — - — - — - — - — - |         |
| 64                 | 3          | Reserved   | Reserved       | + - — - — - — - — ·<br> | Reserved             | Reserved               | ,<br>                                    |         |

| Pin Ref. | мих              | Cimrol    | Buffer   | Default           | Signal            | Emulated   | Gated State        | Notes  |
|----------|------------------|-----------|----------|-------------------|-------------------|------------|--------------------|--------|
| Number   | MUX              | Signal    | Туре     | Operation         | <b>Power Well</b> | Power Well | Gated State        | Notes  |
| 65       | Default: 0       | GPIO033   | PIO      | I (PU)            | VCC1              | VCC1       | No Gate            |        |
| 65       | 1                | Reserved  | Reserved |                   | Reserved          | Reserved   |                    |        |
| 65       | i 21             | Reserved  | Reserved |                   | Reserved          | Reserved   | íi                 |        |
| 65       | 3                | Reserved  | Reserved | L                 | Reserved          | Reserved   | /                  |        |
| 66       | 0                | GPIO046   | PIO      |                   | VCC1              | VCC1       | No Gate            |        |
| 66       | <br>  1          | Reserved  | Reserved | +<br>             | Reserved          | Reserved   | ·                  |        |
| 66       | Default: 2       | PS2_CLK0  | PIO      | IOD-12mA          | VCC1              | VCC1       | Low                |        |
| 66       | 3                | Reserved  | Reserved | ÷-——-             | Reserved          | Reserved   | i—                 |        |
| 67       | 0                | GPIO047   | PIO      |                   | VCC1              | VCC1       | No Gate            |        |
| 67       | <u></u>          | Reserved  | Reserved | +                 | Reserved          | Reserved   | ;— - — - — - → - → |        |
| 67       | Default: 2       | PS2_DAT0  | PIO      | IOD-12mA          | VCC1              | VCC1       | Low                |        |
| 67       | 3                | Reserved  | Reserved | L                 | Reserved          | Reserved   |                    |        |
| 68       |                  | VBAT      | PWR      | I<br>I            | PWR               | PWR        |                    |        |
| 68       | <u></u>          |           | +        | <b>+</b>          | <u> </u>          | <u>+</u>   | +                  |        |
| 68       | ╬ <b></b>        |           | +        | <b>⊦</b>          |                   | ¥-—        | +                  |        |
| 68       | ┫╸━━╺╺━╼╺┝╾<br>┆ |           | ∔<br>!   | <b>⊦</b>          | ┥—‐—‐—‐<br>!      | ∔          | +                  |        |
| 69       | Default: 0       | XTAL2     | ICLK     | 1                 | VBAT              | VBAT       |                    | Note 9 |
| 69       | ŀ⊦<br>¦¦-        | Reserved  | Reserved | <u></u><br>¦<br>' | Reserved          | Reserved   |                    |        |
| 69       | 2                | Reserved  | Reserved | <u>+</u>          | Reserved          | Reserved   | +                  |        |
| 69       | 3                | Reserved  | Reserved | <u>+</u>          | Reserved          | Reserved   | +                  |        |
| 70       | i i              | VSS_VBAT  | PWR      | l                 | PWR               | PWR        |                    |        |
| 70       | <u> </u>         |           | <u>+</u> | <u>†</u>          | 1                 | <u>+</u> - |                    |        |
| 70       | ġ=ġ              |           | <u>†</u> | <u> </u>          | i                 | †          | i                  |        |
| 70       | ii               |           | †        | ·                 | j                 | ·          | i                  |        |
| 71       | Default: 0       | XTAL1     | OCLK     |                   | VBAT              | VBAT       |                    | Note 9 |
| 71       | ii               | Reserved  | Reserved | †-——-             | Reserved          | Reserved   | i†                 |        |
| 71       | 2                | Reserved  | Reserved | ¦-—-−-            | Reserved          | Reserved   | í—-—               |        |
| 71       | 3                | Reserved  | Reserved | <br>              | Reserved          | Reserved   | /<br>              |        |
| 72       | 0                | GPIO063   | PIO      |                   | VCC1              | VCC1       | No Gate            |        |
| 72       | Default: 1       | VCC_PWRGD | PIO      | +                 | VCC1              | VCC1       | High               |        |
| 72       | 2                | Reserved  | Reserved | ÷                 | Reserved          | Reserved   | <u>_</u>           |        |
| 72       | 3                | Reserved  | Reserved | ÷                 | Reserved          | Reserved   | ;                  |        |

# TABLE 1-30: MULTIPLEXING TABLE (9 OF 18)

# TABLE 1-31: MULTIPLEXING TABLE (10 OF 18)

| Pin Ref. | MUN        | MUX Signal | Buffer    | Default   | Signal     | Emulated   | Gated State | Notes |
|----------|------------|------------|-----------|-----------|------------|------------|-------------|-------|
| Number   | MUA        |            | Туре      | Operation | Power Well | Power Well | Gated State |       |
| 73       | Default: 0 | GPIO110    | PIO       | -         | VCC1       | VCC1       | No Gate     |       |
| 73       | 1          | Reserved   | Reserved  |           | Reserved   | Reserved   | i           |       |
| 73       | 2          | Reserved   | Reserved  |           | Reserved   | Reserved   | íi          |       |
| 73       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   | /           |       |
| 74       | Default: 0 | GPIO130    | I PIO I   | I         | VCC1       | VCC1       | No Gate     |       |
| 74       | <u> </u>   | Reserved   | Reserved  |           | Reserved   | Reserved   | ·— - — - —  |       |
| 74       | 2          | Reserved   | Reserved  |           | Reserved   | Reserved   |             |       |
| 74       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   |             |       |
| 75       | 0          | GPIO013    | PIO       |           | VCC1       | VCC1       | No Gate     |       |
| 75       | 1          | Reserved   | Reserved  |           | Reserved   | Reserved   | ;—+<br>     |       |
| 75       | Default: 2 | 32KHZ_OUT  | PIO       | O-4mA     | VCC1       | VCC1       | /           |       |
| 75       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   | /<br>/      |       |
| 76       | 0          | GPIO026    | PIO       |           | VCC1       | VCC1       | No Gate     |       |
| 76       | 1          | Reserved   | Reserved  |           | Reserved   | Reserved   | ·           |       |
| 76       | Default: 2 | nEC_SCI    | PIO       | OD-12mA   | VCC1       | VCC1       | ·           |       |
| 76       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   |             |       |
| 77       | 0          | GPIO131    | PIO       |           | VCC1       | VCC1       | No Gate     |       |
| 77       | Default: 1 | VCC1_RST#  | PIO       | OD-4mA    | VCC1       | ON ON      | High        |       |
| 77       | 2          | Reserved   | Reserved  |           | Reserved   | Reserved   |             |       |
| 77       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   | +           |       |
| 78       | Default: 0 | GPIO141    | PIO       | I         | VCC1       | VCC1       | No Gate     |       |
| 78       | 1          | PWM3       | PIO       |           | VCC1       | VCC1       | 1           |       |
| 78       | 2          | LED3       | PIO       |           | VCC1       | VCC1       |             |       |
| 78       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   | ii          |       |
| 79       |            | VREF_PECI  | VREF_PECI |           | VREF_PECI  | VREF_PECI  |             |       |
| 79       | r i        |            | ††        |           | i          | <u>;</u>   | ii          |       |
| 79       | ·          |            | ††        |           |            | †          |             |       |
| 79       |            |            | <u>+</u>  |           | i          | <br>       | /<br>       |       |
| 80       | Default: 0 | GPIO132    | I PIO I   | I         | VCC1       | VCC1       | No Gate     |       |
| 80       | <br>  1    | PECI_DAT   | PECI_IO   |           | VREF_PECI  | VREF_PECI  | Low         |       |
| 80       | 2          | Reserved   | Reserved  |           | Reserved   | Reserved   | ,<br>       |       |
| 80       | 3          | Reserved   | Reserved  |           | Reserved   | Reserved   | )—          |       |

| Pin Ref.<br>Number | мих                                     | Signal    | Buffer<br>Type                                  | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well        | Gated State | Notes  |
|--------------------|-----------------------------------------|-----------|-------------------------------------------------|----------------------|----------------------|-------------------------------|-------------|--------|
| 81                 | Default: 0                              | GPIO007   | PIO                                             |                      | VCC1                 | VCC1                          | No Gate     |        |
| 81                 | 1                                       | Reserved  | Reserved                                        | <u>†</u>             | Reserved             | Reserved                      | i           |        |
| 81                 | 2                                       | Reserved  | Reserved                                        |                      | Reserved             | Reserved                      |             |        |
| 81                 | i 3i                                    | KSO14     | I PIO                                           | i                    | VCC1                 | VCC1                          | ii          |        |
| 82                 | i i                                     | VSS       | PWR                                             |                      | PWR                  | PWR                           |             |        |
| 82                 | <br>                                    |           | · <del>+</del> - <u>-</u> - <u>-</u> - <u>-</u> | +                    |                      | +<br>                         | ·—          |        |
| 82                 | <br>                                    |           | · <del>-</del>                                  | +<br>                |                      | <br>                          | ,,<br>      |        |
| 82                 | <u></u>                                 |           | · <del>-</del>                                  | <br>                 | ¬—-—-<br>            |                               | ,,<br>      |        |
| 83                 | Default: 0                              | GPIO010   | PIO                                             | I                    | VCC1                 | VCC1                          | No Gate     |        |
| 83                 | 1                                       | Reserved  | Reserved                                        | ÷                    | Reserved             | Reserved                      | ;           |        |
| 83                 | 2                                       | Reserved  | Reserved                                        | +                    | Reserved             | Reserved                      | {           |        |
| 83                 | 3                                       | KSO15     | PIO                                             | +                    | VCC1                 | VCC1                          | ·           |        |
| 84                 |                                         | VCC1      | PWR                                             |                      | PWR                  | PWR                           |             |        |
| 84                 | <u></u>                                 |           |                                                 | +                    |                      | +<br> <br>                    |             |        |
| 84                 |                                         |           | · +                                             | +                    |                      | + - — - — - — - — -<br> <br>  |             |        |
| 84                 | - — - — - <del> </del> — - <del> </del> |           | · +                                             | +                    |                      | + - — - — - — - — -<br>!<br>! |             |        |
| 85                 | Default: 0                              | GPIO143   | PIO                                             | I                    | VCC1                 | ON                            | No Gate     |        |
| 85                 | 1                                       | RSMRST#   | PIO                                             | +<br>!               | VCC1                 | VCC1                          |             | Note 6 |
| 85                 | 2                                       | Reserved  | Reserved                                        | +<br>!               | Reserved             | Reserved                      |             |        |
| 85                 | 3                                       | Reserved  | Reserved                                        | +                    | Reserved             | Reserved                      |             |        |
| 86                 | Default: 0                              | GPIO162   | PIO                                             | l I                  | VCC1                 | VCC1                          | No Gate     |        |
| 86                 | <u>  1</u>  -                           | RXD       | PIO                                             | †                    | VCC1                 | VCC1                          | High        |        |
| 86                 | 2                                       | Reserved  | Reserved                                        | Γ                    | Reserved             | Reserved                      | <u> i</u>   |        |
| 86                 | 3                                       | Reserved  | Reserved                                        | <u> </u>             | Reserved             | Reserved                      | <u> i</u>   |        |
| 87                 | Default: 0                              | GPIO165   | PIO                                             |                      | VCC1                 | VCC1                          | No Gate     |        |
| 87                 | 1                                       | TXD       | PIO                                             | †                    | VCC1                 | VCC1                          | High        |        |
| 87                 | i 2i                                    | SHD_CS1#  | I PIO                                           | t                    | VCC1                 | VCC1                          | High        |        |
| 87                 | 3                                       | Reserved  | Reserved                                        | †                    | Reserved             | Reserved                      | ii          |        |
| 88                 | Default: 0                              | GPIO023   | I PIO                                           |                      | VCC1                 | VCC1                          | No Gate     | Note 5 |
| 88                 | ii                                      | Reserved  | Reserved                                        | +                    | Reserved             | Reserved                      | ii          |        |
| 88                 | 2                                       | I2C1_DAT0 | PIO                                             |                      | VCC1                 | VCC1                          | High        |        |
| 88                 | 3                                       | Reserved  | Reserved                                        | ÷                    | Reserved             | Reserved                      | i—          |        |

# TABLE 1-32: MULTIPLEXING TABLE (11 OF 18)

# TABLE 1-33: MULTIPLEXING TABLE (12 OF 18)

| Pin Ref. |              | Signal    | Buffer   | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well | Gated State | Notes              |
|----------|--------------|-----------|----------|----------------------|----------------------|------------------------|-------------|--------------------|
| Number   | MUX          |           | Туре     |                      |                      |                        |             |                    |
| 89       | Default: 0   | GPIO022   | PIO      | I                    | VCC1                 | VCC1                   | No Gate     | Note 5             |
| 89       | 1            | Reserved  | Reserved | <u> </u>             | Reserved             | Reserved               | i           |                    |
| 89       | 2            | I2C1_CLK0 | PIO      | 1                    | VCC1                 | VCC1                   | High        |                    |
| 89       | i <u>3</u> i | Reserved  | Reserved | i                    | Reserved             | Reserved               | ii          |                    |
| 90       | Default: 0   | GPIO021   | PIO      |                      | VCC1                 | VCC1                   | No Gate     |                    |
| 90       | <br>  1      | Reserved  | Reserved | +<br>                | Reserved             | Reserved               | ·—          |                    |
| 90       | 2            | I2C2_DAT0 | PIO      | +<br>                | VCC1                 | VCC1                   | High        |                    |
| 90       | 3            | Reserved  | Reserved | <br>                 | Reserved             | Reserved               |             |                    |
| 91       | Default: 0   | GPIO020   | PIO      |                      | VCC1                 | VCC1                   | No Gate     |                    |
| 91       | 1            | Reserved  | Reserved | ÷                    | Reserved             | Reserved               |             |                    |
| 91       | 2            | I2C2_CLK0 | PIO      | +<br>                | VCC1                 | VCC1                   | High        |                    |
| 91       | 3            | Reserved  | Reserved | +                    | Reserved             | Reserved               |             | <u></u> -          |
| 92       | Default: 0   | GPIO105   | PIO      |                      | VCC1                 | VCC1                   | No Gate     |                    |
| 92       | ¦<br>¦ 1¦    | TACH1     | PIO      | +                    | VCC1                 | VCC1                   | Low         |                    |
| 92       | 2            | Reserved  | Reserved | +                    | Reserved             | Reserved               |             |                    |
| 92       | 3            | Reserved  | Reserved | +<br>¦               | Reserved             | Reserved               |             |                    |
| 93       | Default: 0   | GPIO145   | PIO      | I (PU)               | VCC1                 | VCC1                   | No Gate     |                    |
| 93       | 1            | Reserved  | Reserved | +                    | Reserved             | Reserved               |             |                    |
| 93       | 2            | Reserved  | Reserved | <b>⊦</b>             | Reserved             | Reserved               |             |                    |
| 93       | 3            | Reserved  | Reserved | +                    | Reserved             | Reserved               |             |                    |
| 94       | Default: 0   | GPIO164   | PIO      |                      | VCC1                 | VCC1                   | No Gate     | Note 10            |
| 94       | 1            | PVT_MISO  | PIO      | <u>+</u>             | VCC1                 | VCC1                   | Low         | Note 10            |
| 94       | 2            | Reserved  | Reserved | <u>+</u>             | Reserved             | Reserved               |             |                    |
| 94       | 3            | Reserved  | Reserved | ŗ                    | Reserved             | Reserved               | ii          |                    |
| 95       | Default: 0   | GPIO124   | PIO      |                      | VCC1                 | VCC1                   | No Gate     | Note 10            |
| 95       | i            | SHD_MISO  | T PIO    | †                    | VCC1                 | VCC1                   | Low         | Note 10            |
| 95       | i2i          | Reserved  | Reserved | t                    | Reserved             | Reserved               | //          |                    |
| 95       | i <u> </u>   | Reserved  | Reserved | +<br>                | Reserved             | Reserved               | //          | <b></b> -          |
| 96       | Default: 0   | GPIO146   | PIO      |                      | VCC1                 | VCC1                   | No Gate     | Note 4,<br>Note 10 |
| 96       | -<br>  1     | PVT_CS0#  | PIO      | +                    | VCC1                 | VCC1                   | High        | Note 10            |
| 96       | 2            | Reserved  | Reserved | <u>+</u>             | Reserved             | Reserved               |             | ⊢<br>└             |
| 96       | 3            | Reserved  | Reserved | <u> </u>             | Reserved             | Reserved               | /           | <b></b>            |

| Pin Ref. | MUV                     | MUX Signal  | Buffer   | Default   | Signal     | Emulated   | Gated State              | Notes   |
|----------|-------------------------|-------------|----------|-----------|------------|------------|--------------------------|---------|
| Number   | INION                   |             | Туре     | Operation | Power Well | Power Well | Galed State              | notes   |
| 97       | Default: 0              | GPIO150     | PIO      | I         | VCC1       | VCC1       | No Gate                  | Note 10 |
| 97       | 1                       | SHD_CS0#    | PIO      | †         | VCC1       | VCC1       | High                     | Note 10 |
| 97       | 2                       | Reserved    | Reserved |           | Reserved   | Reserved   |                          |         |
| 97       | 3                       | Reserved    | Reserved | i         | Reserved   | Reserved   | ii                       |         |
| 98       | Default: 0              | GPIO157     | PIO      | I (PU)    | VCC1       | VCC1       | No Gate                  |         |
| 98       | i 1i                    | BC_CLK      | PIO      | +<br>     | VCC1       | VCC1       | ·—                       |         |
| 98       | 2                       | Reserved    | Reserved | <br>      | Reserved   | Reserved   | ı—                       |         |
| 98       | 3                       | Reserved    | Reserved | <br>      | Reserved   | Reserved   | ,—                       |         |
| 99       | Default: 0              | GPIO160     | PIO      | I (PU)    | VCC1       | VCC1       | No Gate                  |         |
| 99       | ii                      | BC_DAT      | PIO      | +<br>     | VCC1       | VCC1       | Low                      | Note 7  |
| 99       | 2                       | Reserved    | Reserved | +         | Reserved   | Reserved   | ·                        | <b></b> |
| 99       | 3                       | Reserved    | Reserved | +         | Reserved   | Reserved   | '                        | <b></b> |
| 100      | Default: 0              | GPIO161     | PIO      | I (PU)    | VCC1       | VCC1       | No Gate                  |         |
| 100      | ¦ _ · _ · _ · ⊨<br>¦ 1¦ | BC_INT#     | PIO      | +         | VCC1       | VCC1       | High                     | <b></b> |
| 100      | 2                       | Reserved    | Reserved | +         | Reserved   | Reserved   |                          | <b></b> |
| 100      | 3                       | Reserved    | Reserved | +         | Reserved   | Reserved   | — - — - — - — - <b>—</b> | <b></b> |
| 101      | Default: 0              | GPIO140     | PIO      | I         | VCC1       | VCC1       | No Gate                  |         |
| 101      | 1                       | TACH2       | PIO      | +         | VCC1       | VCC1       | Low                      |         |
| 101      | 2                       | Reserved    | Reserved | +<br>!    | Reserved   | Reserved   |                          |         |
| 101      | 3                       | TACH2PWM_IN | PIO      | <u>+</u>  | VCC1       | VCC1       | Low                      |         |
| 102      | Default: 0              | GPIO045     | PIO      | l         | VCC1       | VCC1       | No Gate                  |         |
| 102      |                         | A20M        | PIO      | †         | VCC1       | VCC1       |                          |         |
| 102      | 2                       | PVT_CS1#    | PIO      | <u> </u>  | VCC1       | VCC1       | High                     | <b></b> |
| 102      | 3                       | Reserved    | Reserved | <u> </u>  | Reserved   | Reserved   |                          |         |
| 103      | Default: 0              | GPIO053     | PIO      | l         | VCC1       | VCC1       | No Gate                  |         |
| 103      | 1                       | Reserved    | Reserved | <u> </u>  | Reserved   | Reserved   | ii                       |         |
| 103      | 2                       | PS2_CLK3    | PIO      | i         | VCC1       | VCC1       | Low                      |         |
| 103      | 3                       | Reserved    | Reserved | i         | Reserved   | Reserved   | <br>                     |         |
| 104      | · <u> </u>              | VSS         | PWR      | İ         | PWR        | PWR        |                          |         |
| 104      |                         |             | +<br>    | +<br>     |            | +<br>      | <br>                     |         |
| 104      |                         |             | <br>     | <br>I     | <br>       | <br>       | ,<br>                    |         |
| 104      | r —                     |             | <br>     | F         | <br>ا      | +<br>      | ,—                       |         |

| TABLE 1-34: | MULTIPLEXING TABLE | (13 OF 18) |
|-------------|--------------------|------------|
|             |                    |            |

# TABLE 1-35: MULTIPLEXING TABLE (14 OF 18)

| Pin Ref. |                  | MUX Signal | Buffer   | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well | Gated State     | Notes |
|----------|------------------|------------|----------|----------------------|----------------------|------------------------|-----------------|-------|
| Number   | MUX              |            | Туре     |                      |                      |                        |                 |       |
| 105      | Default: 0       | GPIO152    | PIO      | I                    | VCC1                 | VCC1                   | No Gate         |       |
| 105      | 1                | Reserved   | Reserved | <u></u>              | Reserved             | Reserved               | í—i             |       |
| 105      | i 2i             | PS2_DAT3   | T PIO    | t                    | VCC1                 | VCC1                   | Low             |       |
| 105      | i 3i             | Reserved   | Reserved | i                    | Reserved             | Reserved               | ii              |       |
| 106      | i i              | VCC1       | PWR      |                      | PWR                  | PWR                    |                 |       |
| 106      |                  |            | 1        | +<br>                |                      | +                      | +               |       |
| 106      | i — - — - — - [] |            | T        | <br>                 | <br>                 |                        | 1—i             |       |
| 106      |                  |            | +<br>    | <br>                 | ¬−                   | +<br>                  | )— <del>-</del> |       |
| 107      | Default: 0       | GPIO030    | PIO      | I                    | VCC1                 | VCC1                   | No Gate         |       |
| 107      | 1                | Reserved   | Reserved | +                    | Reserved             | Reserved               | (               |       |
| 107      | 2                | Reserved   | Reserved | +                    | Reserved             | Reserved               | {               |       |
| 107      | 3                | Reserved   | Reserved | +                    | Reserved             | Reserved               |                 |       |
| 108      | Default: 0       | GPIO012    | PIO      | I                    | VCC1                 | VCC1                   | No Gate         |       |
| 108      | <u>-</u>         | Reserved   | Reserved | +                    | Reserved             | Reserved               | ·               |       |
| 108      | 2                | Reserved   | Reserved | +                    | Reserved             | Reserved               |                 |       |
| 108      | 3                | KSO17      | PIO      | +                    | VCC1                 | VCC1                   | —               |       |
| 109      | 0                | GPIO017    | PIO      | 1                    | VCC1                 | VCC1                   | No Gate         |       |
| 109      | 1                | Reserved   | Reserved | +-—                  | Reserved             | Reserved               | 1               |       |
| 109      | Default: 2       | I2C0_DAT1  | PIO      | IOD-4mA              | VCC1                 | VCC1                   | High            |       |
| 109      | 3                | Reserved   | Reserved | <u>+</u>             | Reserved             | Reserved               | 1               |       |
| 110      | 0                | GPIO134    | PIO      | i<br>I               | VCC1                 | VCC1                   | No Gate         |       |
| 110      | 1                | Reserved   | Reserved | <u> </u>             | Reserved             | Reserved               | 1               |       |
| 110      | Default: 2       | I2C0_CLK1  | PIO      | IOD-4mA              | VCC1                 | VCC1                   | High            |       |
| 110      | 3                | Reserved   | Reserved | <u> </u>             | Reserved             | Reserved               | ןז              |       |
| 111      | 0                | GPIO016    | PIO      |                      | VCC1                 | VCC1                   | No Gate         |       |
| 111      | 1                | Reserved   | Reserved | <u> </u>             | Reserved             | Reserved               | ii              |       |
| 111      | Default: 2       | I2C0_DAT0  | PIO PIO  | IOD-4mA              | VCC1                 | VCC1                   | High            |       |
| 111      | 3                | Reserved   | Reserved | +                    | Reserved             | Reserved               | ii              |       |
| 112      | 0                | GPIO015    | PIO      | Ì                    | VCC1                 | VCC1                   | No Gate         |       |
| 112      | ii               | Reserved   | Reserved | +<br>                | Reserved             | Reserved               | ·               |       |
| 112      | Default: 2       | I2C0_CLK0  | PIO PIO  | IOD-4mA              | VCC1                 | VCC1                   | High            |       |
| 112      | 3                | Reserved   | Reserved | r-——-<br>l           | Reserved             | Reserved               | ∩—              |       |

| Pin Ref.<br>Number | MUX                       | Signal   | Buffer<br>Type | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well | Gated State | Notes |
|--------------------|---------------------------|----------|----------------|----------------------|----------------------|------------------------|-------------|-------|
| 113                | 0                         | GPIO154  | PIO            |                      | VCC1                 | VCC1                   | No Gate     |       |
| 113                | i                         | Reserved | Reserved       | †                    | Reserved             | Reserved               | i†          |       |
| 113                | Default: 2                | LEDO     | PIO            | OD-12mA              | VCC1                 | VCC1                   | /—ł         |       |
| 113                | i <u> </u>                | Reserved | Reserved       | +<br>                | Reserved             | Reserved               | /<br>       |       |
| 114                | 0                         | GPIO155  | PIO            |                      | VCC1                 | VCC1                   | No Gate     |       |
| 114                | ii                        | Reserved | Reserved       | +<br>                | Reserved             | Reserved               | <br>        |       |
| 114                | Default: 2                | LED1     | PIO            | OD-12mA              | VCC1                 | VCC1                   | <br>        |       |
| 114                | 3                         | Reserved | Reserved       | ÷                    | Reserved             | Reserved               | i—          |       |
| 115                | 0                         | GPIO156  | PIO            | i<br>I               | VCC1                 | VCC1                   | No Gate     |       |
| 115                | 1                         | Reserved | Reserved       | ÷                    | Reserved             | Reserved               | ;;<br>      |       |
| 115                | Default: 2                | LED2     | PIO            | OD-12mA              | VCC1                 | VCC1                   | /           |       |
| 115                | 3                         | Reserved | Reserved       | +                    | Reserved             | Reserved               | /           |       |
| 116                | Default: 0                | GPIO163  | PIO            |                      | VCC1                 | VCC1                   | No Gate     |       |
| 116                | -<br>  1                  | Reserved | Reserved       | +                    | Reserved             | Reserved               | /           |       |
| 116                | 2                         | Reserved | Reserved       | +                    | Reserved             | Reserved               |             |       |
| 116                | 3                         | Reserved | Reserved       | +                    | Reserved             | Reserved               | —           |       |
| 117                |                           | VSS      | PWR            | 1                    | PWR                  | PWR                    |             |       |
| 117                | - — - — - <b> </b> —<br>! |          | -+             | +-——-<br>!           | ┨──╶──╶─<br>!        | +                      | —           |       |
| 117                |                           |          | -+             | +                    | 1                    | +                      | +           |       |
| 117                | <br>                      |          | -+             | +                    | 1                    | <u>+</u>               | +           |       |
| 118                | Default: 0                | GPIO136  | PIO            |                      | VCC1                 | VCC1                   | No Gate     |       |
| 118                | 1                         | PWM1     | PIO            | <u>†</u>             | VCC1                 | VCC1                   |             |       |
| 118                | 2                         | Reserved | Reserved       | Ţ-—-—-—              | Reserved             | Reserved               | <u>-</u>    |       |
| 118                | 3                         | Reserved | Reserved       | Ţ-—-—-—              | Reserved             | Reserved               | <u> </u>    |       |
| 119                | İ                         | VCC1     | PWR            |                      | PWR                  | PWR                    |             |       |
| 119                | i — - — - i —             |          | -†             | <u>†</u>             | i                    | †                      | ii          |       |
| 119                |                           |          | -+             | <u>+</u>             | 1                    |                        |             |       |
| 119                | ii                        |          | -+             | i                    | 1                    | i                      | ii          |       |
| 120                | Default: 0                | GPIO133  | PIO            |                      | VCC1                 | VCC1                   | No Gate     |       |
| 120                | 1                         | PWM0     | PIO            | +<br>                | VCC1                 | VCC1                   |             |       |
| 120                | 2                         | Reserved | Reserved       | <br>                 | Reserved             | Reserved               | ı—<br>I I   |       |
| 120                | 3                         | Reserved | Reserved       | <br>                 | Reserved             | Reserved               | ,           |       |

| TABLE 1-36: MULTIPLEXING TABLE (15 OF 1 |
|-----------------------------------------|
|-----------------------------------------|

# TABLE 1-37: MULTIPLEXING TABLE (16 OF 18)

| Pin Ref. |            | MUX Signal   | Buffer<br>Type | Default               | Signal<br>Power Well | Emulated<br>Power Well | Gated State                              | Notes   |
|----------|------------|--------------|----------------|-----------------------|----------------------|------------------------|------------------------------------------|---------|
| Number   | MUX        |              |                | Operation             |                      |                        |                                          |         |
| 121      | Default: 0 | GPIO034      | PIO            |                       | VCC1                 | VCC1                   | No Gate                                  |         |
| 121      | 1          | PWM2         | PIO            | <u></u>               | VCC1                 | VCC1                   | ii                                       |         |
| 121      | 2          | Reserved     | Reserved       | t                     | Reserved             | Reserved               | í                                        |         |
| 121      | 3          | TACH2PWM_OUT | PIO            | i                     | VCC1                 | VCC1                   | ii                                       |         |
| 122      | Default: 0 | GPIO135      | PIO            | l l                   | VCC1                 | VCC1                   | No Gate                                  |         |
| 122      | 1          | KBRST        | PIO            | +<br>                 | VCC1                 | VCC1                   | ·— - — - — - —                           |         |
| 122      | 2          | Reserved     | Reserved       | +<br>                 | Reserved             | Reserved               | ,<br>                                    |         |
| 122      | 3          | Reserved     | Reserved       | +<br>                 | Reserved             | Reserved               | )—<br>                                   |         |
| 123      | Default: 0 | GPIO044      | PIO            | I                     | VCC1                 | VCC1                   | No Gate                                  |         |
| 123      | 1          | nSMI         | PIO            | +<br>                 | VCC1                 | VCC1                   | ;                                        |         |
| 123      | 2          | Reserved     | Reserved       | +                     | Reserved             | Reserved               | (<br>                                    |         |
| 123      | 3          | Reserved     | Reserved       | +- <u></u> - <u>-</u> | Reserved             | Reserved               | /                                        |         |
| 124      | Default: 0 | GPIO066      | PIO            | I                     | VCC1                 | VCC1                   | No Gate                                  |         |
| 124      | 1          | Reserved     | Reserved       | +                     | Reserved             | Reserved               | ·                                        |         |
| 124      | 2          | Reserved     | Reserved       | +                     | Reserved             | Reserved               | ·                                        |         |
| 124      | 3          | Reserved     | Reserved       | +                     | Reserved             | Reserved               | 1—                                       |         |
| 125      | Default: 0 | GPIO025      | PIO            | I                     | VCC1                 | ON                     | No Gate                                  |         |
| 125      | 1          | Reserved     | Reserved       | +                     | Reserved             | Reserved               |                                          |         |
| 125      | 2          | I2C3_DAT0    | PIO            | +                     | VCC1                 | VCC1                   | High                                     |         |
| 125      | 3          | Reserved     | Reserved       | +                     | Reserved             | Reserved               |                                          |         |
| 126      | Default: 0 | GPIO024      | PIO            | I (PU)                | VCC1                 | VCC1                   | No Gate                                  |         |
| 126      | 1          | Reserved     | Reserved       | †-—                   | Reserved             | Reserved               | 1                                        |         |
| 126      | 2          | I2C3_CLK0    | PIO            | Ţ                     | VCC1                 | VCC1                   | High                                     |         |
| 126      | 3          | Reserved     | Reserved       | Ţ                     | Reserved             | Reserved               | )                                        |         |
| 127      | Default: 0 | GPIO054      | PIO            | I                     | VCC1                 | VCC1                   | No Gate                                  | Note 10 |
| 127      | 1          | PVT_MOSI     | PIO            | <u> </u>              | VCC1                 | VCC1                   | ii                                       | Note 10 |
| 127      | 2          | Reserved     | Reserved       | i                     | Reserved             | Reserved               |                                          |         |
| 127      | 3          | Reserved     | Reserved       | i                     | Reserved             | Reserved               | ii                                       |         |
| 128      | Default: 0 | GPIO064      | PIO            |                       | VCC1                 | VCC1                   | No Gate                                  | Note 10 |
| 128      | i 1        | SHD_MOSI     | PIO            | +<br>                 | VCC1                 | VCC1                   | ·— - — - — - — - — - — - — - — - — - — - | Note 10 |
| 128      | 2          | Reserved     | Reserved       | <br>I                 | Reserved             | Reserved               | ,<br>                                    |         |
| 128      | 3          | Reserved     | Reserved       | +<br>                 | Reserved             | Reserved               | ∩—                                       |         |

| TABLE 1-38: MULTIPLEXING TABLE (17 OF 18 |
|------------------------------------------|
|------------------------------------------|

| Pin Ref.<br>Number | MUX            | Signal   | Buffer<br>Type | Default<br>Operation | Signal<br>Power Well | Emulated<br>Power Well | Gated State                 | Notes |
|--------------------|----------------|----------|----------------|----------------------|----------------------|------------------------|-----------------------------|-------|
| 129                | Default: 0     | GPIO067  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 129                | 1              | Reserved | Reserved       | <u> </u>             | Reserved             | Reserved               | i                           |       |
| 129                | 2              | Reserved | Reserved       |                      | Reserved Reserved    |                        |                             |       |
| 129                | 3              | Reserved | Reserved       | i                    | Reserved             | Reserved               | ii                          |       |
| 130                | Default: 0     | GPIO055  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 130                | i 1i           | Reserved | Reserved       | +<br>                | Reserved             | Reserved               |                             |       |
| 130                | 2              | Reserved | Reserved       | <br>                 | Reserved             | Reserved               | 1                           |       |
| 130                | 3              | Reserved | Reserved       | <br>                 | Reserved             | Reserved               | \                           |       |
| 131                | Default: 0     | GPIO210  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 131                | 1              | Reserved | Reserved       | ÷-—-—-—-<br>I        | Reserved             | Reserved               | ;                           |       |
| 131                | 2              | Reserved | Reserved       | ╄╺ <i>─</i> ╺<br>    | Reserved             | Reserved               | /                           |       |
| 131                | 3              | Reserved | Reserved       | <u></u>              | Reserved             | Reserved               | /                           |       |
| 132                | Default: 0     | GPIO211  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 132                |                | Reserved | Reserved       | +                    | Reserved             | Reserved               |                             |       |
| 132                | 2              | Reserved | Reserved       | +                    | Reserved             | Reserved               | 4— - — - — - — - <b>-</b> - |       |
| 132                | 3              | Reserved | Reserved       | +                    | Reserved             | Reserved               |                             |       |
| 133                | Default: 0     | GPIO200  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 133                | 1              | Reserved | Reserved       | +<br>¦               | Reserved             | Reserved               |                             |       |
| 133                | 2              | Reserved | Reserved       | +                    | Reserved             | Reserved               | 1—-—                        |       |
| 133                | 3              | Reserved | Reserved       | <u>+</u>             | Reserved             | Reserved               | 11                          |       |
| 134                | Default: 0     | GPIO123  | PIO            | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 134                | 1              | Reserved | Reserved       | <u> </u>             | Reserved             | Reserved               | 11                          |       |
| 134                | 2              | Reserved | Reserved       | Ţ-——-                | Reserved             | Reserved               | <u> </u>                    |       |
| 134                | 3              | Reserved | Reserved       | Ţ                    | Reserved             | Reserved               | <u> </u>                    |       |
| 135                | i i            | VCC1     | PWR            |                      | PWR                  | PWR                    |                             |       |
| 135                | <u>i i - i</u> |          | - <u>†</u>     | <u> </u>             | i                    |                        | i                           |       |
| 135                | i              |          | 1              | i                    | 1                    | <u></u> -              | [                           |       |
| 135                | <u> </u>       |          | 1              | i                    | <br>                 | i                      | ii                          |       |
| 136                | Default: 0     | GPIO202  | I PIO          | I (PD)               | VCC1                 | ON                     | No Gate                     |       |
| 136                | i 1i           | Reserved | Reserved       | +                    | Reserved             | Reserved               |                             |       |
| 136                | 2              | Reserved | Reserved       | <br>                 | Reserved             | Reserved               | ,—<br>                      |       |
| 136                | 3              | Reserved | Reserved       | r-——-                | Reserved             | Reserved               | ,i                          |       |

# TABLE 1-39: MULTIPLEXING TABLE (18 OF 18)

| Pin Ref.<br>Number | MUX                    | Signal   | Buffer<br>Type            | Default<br>Operation           | Signal<br>Power Well | Emulated<br>Power Well   | Gated State              | Notes |
|--------------------|------------------------|----------|---------------------------|--------------------------------|----------------------|--------------------------|--------------------------|-------|
| 137                | Default: 0             | GPIO201  | PIO                       | I (PD)                         | VCC1                 | ON                       | No Gate                  |       |
| 137                | 1                      | Reserved | Reserved                  | † <u>`</u> - <u>´</u>          | Reserved             | Reserved                 |                          |       |
| 137                | i2i                    | Reserved | Reserved                  | <u>+</u>                       | Reserved             | Reserved                 | /                        |       |
| 137                | 3                      | Reserved | Reserved                  | <u>+</u>                       | Reserved             | Reserved                 | ·                        |       |
| 138                | <u> </u>               | VSS      | PWR                       | I                              | PWR                  | PWR                      | <br>                     |       |
| 138                | i i<br>I               |          | - <del>+</del> - <b>-</b> | ÷                              | i—<br>               | ÷                        | i — - — - — - — - —<br>I |       |
| 138                | i- — - — - — - i—<br>I |          | - <del>+</del> - <b>-</b> | ÷                              | i—<br>I              | ÷                        | i — - — - — - — - —<br>I |       |
| 138                | ;;<br>i                |          | -÷                        | ÷                              |                      | ÷                        | ;                        |       |
| 139                | Default: 0             | GPIO203  | PIO                       | I (PD)                         | VCC1                 | ON                       | No Gate                  |       |
| 139                | <u>-</u>               | Reserved | Reserved                  | +- <b></b> - <u></u> - <u></u> | Reserved             | Reserved                 | {—                       |       |
| 139                | 2                      | Reserved | Reserved                  | ╀╴ <u>─</u> ╶──╶──<br>╵        | Reserved             | Reserved                 | /                        |       |
| 139                | 3                      | Reserved | Reserved                  | +                              | Reserved             | Reserved                 | !                        |       |
| 140                |                        | VSS      | PWR                       | I<br>I<br>I                    | PWR                  | PWR                      | I                        |       |
| 140                |                        |          | - +                       | +                              |                      | +                        |                          |       |
| 140                |                        |          | -+                        | +                              |                      | +                        |                          |       |
| 140                |                        |          | -+                        | +<br>!                         | 4— - — - —           | +                        |                          |       |
| 141                | Default: 0             | GPIO204  | PIO                       | I (PD)                         | VCC1                 | ON                       | No Gate                  |       |
| 141                | 1                      | Reserved | Reserved                  | +<br>!                         | Reserved             | Reserved                 |                          |       |
| 141                | 2                      | Reserved | Reserved                  | +<br>!                         | Reserved             | Reserved                 |                          |       |
| 141                | 3                      | Reserved | Reserved                  | +                              | Reserved             | Reserved                 |                          |       |
| 142                | ļ                      | NC       | Ì                         | 1                              | T<br>I               | İ                        | 1                        |       |
| 142                |                        |          | - †                       | †                              | 1                    | †                        |                          |       |
| 142                | [[                     |          |                           | Ţ                              | ]                    | Ţ-—                      |                          |       |
| 142                | [[                     |          |                           | Ţ                              | ]                    | Ţ-—-—-                   | )                        |       |
| 143                |                        | VSS      | PWR                       |                                | PWR                  | PWR                      |                          |       |
| 143                | [                      |          | - <u>†</u>                | ;                              | i                    | i                        |                          |       |
| 143                |                        |          | - <u>†</u>                |                                |                      | i                        |                          |       |
| 143                |                        |          | - <u>-</u>                |                                |                      |                          |                          |       |
| 144                |                        | VSS      | PWR                       |                                | PWR                  | PWR                      |                          |       |
| 144                |                        |          | -+                        | +<br>                          | <br>                 | +<br>                    |                          |       |
| 144                |                        |          | - <del></del>             | <br>                           | <br>                 | + - — - — - — - — -<br>I | ı—                       |       |
| 144                | ,;<br>                 |          | - <del></del>             | <br>                           | <br>                 | +<br>                    | \                        |       |

# **1.6** Notes for Tables in this Chapter

| Note 1  | The LAD and SER_IRQ pins require an external weak pull-up resistor of 10k-100k ohms.                             |
|---------|------------------------------------------------------------------------------------------------------------------|
| Note 2  | When the JTAG_RST# pin is not asserted (logic '1'), the JTAG_TDI, JTAG_TDO, JTAG_TCK, JTAG_TMS                   |
|         | signal functions in the JTAG interface are unconditionally routed to the interface; the Pin Control register for |
|         | these pins has no effect. When the JTAG_RST# pin is asserted (logic '0'), the JTAG_TDI, JTAG_TDO,                |
|         | JTAG_TCK, JTAG_TMS signal functions in the JTAG interface are not routed to the interface and the Pin            |
|         | Control Register for these pins controls the muxing. The pin control registers can not be used to route the      |
|         | JTAG interface to the pins. The System Board Designer should terminate this pin in all functional states         |
|         | using jumpers and pull-up or pull down resistors, etc.                                                           |
| Note 3  | An external cap must be connected as close to the CAP pin/ball as possible with a routing resistance and         |
|         | CAP ESR of less than 100mohms. The capacitor value is 1uF and must be ceramic with X5R or X7R                    |
|         | dielectric. The cap pin/ball should remain on the top layer of the PCB and traced to the CAP. Avoid adding       |
|         | vias to other layers to minimize inductance.                                                                     |
| Note 4  | A pull-down is required on the GPIO146/PVT_CS0# pin if there is no private SPI flash device on the board.        |
| Note 5  | This I2C port supports 1Mbps (pin 88, GPIO023/I2C1_DAT0 and pin 89, GPIO022/I2C1_CLK0). For 1Mbps                |
|         | I2C recommended capacitance/pull-up relationships from Intel, refer to the Shark Bay platform guide, Intel       |
|         | ref number 486714. Refer to the PCH - SMBus 2.0/SMLink Interface Design Guidelines, Table 20-5 Bus               |
|         | Capacitance/Pull-Up Resistor Relationship.                                                                       |
| Note 6  | The following glitch protected pins require a pull-down on the board: pin 60, nRESET_OUT/GPIO121 and             |
|         | pin 85, GPIO143/RSMRST#. The nRESET_OUT pin will drive low when VCC1 comes on and stays low                      |
|         | until the iRESET_OUT bit is cleared after VCC PWRGD asserts. The RSMRST# pin also drives low (as a               |
|         | GPIO push-pull output) following a VCC1 power-on until firmware deasserts it by writing the GPIO data bit        |
|         | to '1'. The GPIO143/RSMRST# pin operates in this manner as a GPIO; the RSMRST# function is not a true            |
|         | alternate function and the GPIO143 control register must not be changed from the GPIO default function.          |
| Note 7  | The BC DAT pin requires a weak pull up resistor (100 K Ohms).                                                    |
| Note 8  | The voltage on the ADC pins must not exceed 3.6 V or damage to the device will occur.                            |
| Note 9  | The XTAL1 pin should be left floating when using the XTAL2 pin for the single ended clock input.                 |
| Note 10 | MEC1322: The SPI pins are configured to their SPI function by ROM boot code as follows. Shared SPI               |
|         | pins are configured to the following SPI functions: SHD_CLK, SHD_MOSI, SHD_MISO and SHD_CS0#. If                 |
|         | the PVT_CS0# pin (pin 96) is sampled high, then the private SPI pins are configured to the following SPI         |
|         | functions after a successful load from flash: PVT_CLK, PVT_MOSI, PVT_MISO and PVT_CS0#; otherwise                |
|         | these pins are left as the GPIO function. It is recommended that user code reconfigures the shared SPI           |
|         | pins to the GPIO input function before releasing RSMRST#.                                                        |
| Note 11 | The KSI[7:0] pins have the internal pull-up enabled by ROM boot code. Therefore the Buffer Type on these         |
|         | pins is I (PU) after the ROM boot code runs.                                                                     |
| Note 12 | The GPIO041 pin defaults to output low. This pin must be reprogrammed to the GPIO function upon power-           |
|         | up.                                                                                                              |

# 1.7 Pin States After VCC1 Power-On

Pins that default to IOD or OD in the Multiplexing Tables are open drain and come up tri-stated after VCC1 power-on. Pins that default to I are inputs and also come up tri-stated (high-z).

Table 1-40 shows pins that have specific states after VCC1 power-on.

# TABLE 1-40: PIN STATES AFTER VCC1 POWER-ON

| Pin<br>Reference<br>Number | Pin Name                         | Pin State after VCC1 Power-on                                                                                                                                      |
|----------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21                         | KSO00/GPIO000/JTAG_TCK           | Push-pull - High                                                                                                                                                   |
| 20                         | KSO01/GPIO100/JTAG_TMS           | Push-pull - High                                                                                                                                                   |
| 19                         | KSO02/GPIO101/JTAG_TDI           | Push-pull - High                                                                                                                                                   |
| 18                         | KSO03/GPIO102/JTAG_TDO           | Push-pull - High                                                                                                                                                   |
| 17                         | KSO04/GPIO103/TFDP_DATA/XNO<br>R | Push-pull - High                                                                                                                                                   |
| 16                         | KSO05/GPI0104/TFDP CLK           | Push-pull - High                                                                                                                                                   |
| 13                         | KS006/GPI0001                    | Push-pull - High                                                                                                                                                   |
| 12                         | KS007/GPI0002                    | Push-pull - High                                                                                                                                                   |
| 10                         | KS008/GP10003                    | Push-pull - High                                                                                                                                                   |
| 9                          | KS009/GPI0106                    | Push-pull - High                                                                                                                                                   |
| 8                          | KSO10/GPI0004                    | Push-pull - High                                                                                                                                                   |
| 7                          | KS011/GPI0107                    | Push-pull - High                                                                                                                                                   |
| 6                          | KS012/GPI0005                    | Push-pull - High                                                                                                                                                   |
| 5                          | KS012/GF100003                   | Push-pull - High                                                                                                                                                   |
| 113                        | LED0/GPI0154                     | OD - low                                                                                                                                                           |
| 114                        | LED 1/GPI0155                    | OD - low                                                                                                                                                           |
| 115                        | LED2/GPI0156                     | OD - low                                                                                                                                                           |
| 66                         | PS2 CLK0/GPI0046                 | IOD - Iow                                                                                                                                                          |
| 61                         | PS2 CLK1/GPI0050                 | IOD - low                                                                                                                                                          |
| 35                         | PS2_CLK2/GPI0051                 | IOD - Iow                                                                                                                                                          |
| 60                         | nRESET_OUT/GPI0121               | Glitch Protected - driven low while VCC1 is<br>rising.<br>The pin becomes a push-pull output after VCC1<br>is up and stable (requires a pull-down on the<br>board) |
| 77                         | VCC1_RST#/GPI0131                | Glitch Protected - driven low while VCC1 is<br>rising.<br>The pin becomes OD after VCC1 is up and stable<br>(requires a pull-up on the board)                      |
| 85                         | GPIO143/RSMRST#                  | Glitch Protected - driven low while VCC1 is<br>rising.<br>The pin becomes a push-pull output after VCC1<br>is up and stable (requires a pull-down on the<br>board) |
| 125                        | GP10025/12C3_DAT0                | Glitch Protected - driven low while VCC1 is rising.<br>The pin becomes an input (i.e., tri-stated OD type)<br>after VCC1 is up and stable.                         |

# 1.8 Package Outline



FIGURE 1-2: 128-PIN VTQFP PACKAGE OUTLINE







# FIGURE 1-4: 132-PIN DQFN PACKAGE OUTLINE (2 OF 2)

# MEC1322

# FIGURE 1-5: 144-PIN WFBGA PACKAGE OUTLINE



# 2.0 BLOCK OVERVIEW

This Chapter provides an overview of the blocks in the MEC1322. The block diagram of the MEC1322 is shown in Figure 2-1.

## FIGURE 2-1: BLOCK DIAGRAM



Table 2-1 on page 46 lists Address Ranges for each of the blocks.

# TABLE 2-1: BLOCK ADDRESS RANGES

|                      | Logical   | Base     | End of   |          |
|----------------------|-----------|----------|----------|----------|
|                      | Device    | Address  | Range    |          |
| Feature              | No. (LDN) | (Hex)    | (Hex)    | Instance |
| EMI/IMAP             | 0         | 400F0000 | 400F03FF | 0        |
| 8042 Emulation       | 6         | 400F0400 | 400F07FF |          |
| ACPI full duplex     | 3         | 400F0C00 | 400F0FFF | 0        |
| ACPI full duplex     | 4         | 400F1000 | 400F13FF | 1        |
| ACPIPM1              | 5         | 400F1400 | 400F17FF |          |
| UART                 | 7         | 400F1C00 | 400F1FFF |          |
| Legacy (Fast KB)     | 1         | 400F1800 | 400F1BFF |          |
| Mailbox              | 9         | 400F2400 | 400F27FF |          |
| RTC                  | В         | 400F2C00 | 400F2DFF |          |
| Global Configuration | 3F        | 400FFC00 | 400FFFFF |          |
| LPC                  | С         | 400F3000 | 400F33FF |          |
| GPIO                 |           | 40081000 | 400817FF |          |
| JTAG                 |           | 40080000 | 400800FF |          |
| PCR                  |           | 40080100 | 40080FFF |          |
| Interrupts           |           | 4000C000 | 400C3FFF |          |
| DMA                  |           | 40002400 | 400027FF |          |
| 16 bit timer         |           | 40000C00 | 40000C1F | 0        |
| 16 bit timer         |           | 40000C20 | 40000C3F | 1        |
| 16 bit timer         |           | 40000C40 | 40000C5F | 2        |
| 16 bit timer         |           | 40000C60 | 40000C7F | 3        |
| 32 bit timer         |           | 40000C80 | 40000C9F | 4        |
| 32 bit timer         |           | 40000CA0 | 40000CBF | 5        |
| SMB                  |           | 4000AC00 | 4000AFFF | 1        |
| SMB                  |           | 4000B000 | 4000B3FF | 2        |
| SMB                  |           | 4000B400 | 4000B7FF | 3        |
| SMB                  |           | 40001800 | 40001BFF | 0        |

| <b>TABLE 2-1:</b> | BLOCK ADDRESS RANGES | (CONTINUED) |
|-------------------|----------------------|-------------|
|-------------------|----------------------|-------------|

|                   | Logical   | Base     | End of   |          |
|-------------------|-----------|----------|----------|----------|
|                   | Device    | Address  | Range    |          |
| Feature           | No. (LDN) | (Hex)    | (Hex)    | Instance |
| 64 Byte VBAT RAM  |           | 4000A800 | 4000ABFF |          |
| VBAT Registers    |           | 4000A400 | 4000A7FF |          |
| RPM FAN           |           | 4000A000 | 4000A3FF |          |
| KeyScan           |           | 40009C00 | 40009FFF |          |
| Hibernation Timer |           | 40009800 | 40009BFF |          |
| GP-SPI            |           | 40009400 | 4000947F | 0        |
| GP-SPI            |           | 40009480 | 400094FF | 1        |
| PS/2              |           | 40009000 | 4000903F | 0        |
| PS/2              |           | 40009040 | 4000907F | 1        |
| PS/2              |           | 40009080 | 400090BF | 2        |
| PS/2              |           | 400090C0 | 400090FF | 3        |
| ADC               |           | 40007C00 | 40007C7F |          |
| PWM               |           | 40005800 | 4000580F | 0        |
| PWM               |           | 40005810 | 4000581F | 1        |
| PWM               |           | 40005820 | 4000582F | 2        |
| PWM               |           | 40005830 | 4000583F | 3        |
| TACH              |           | 40006000 | 4000600F | 0        |
| TACH              |           | 40006010 | 4000601F | 1        |
| WDT               |           | 40000400 | 400007FF |          |
| TFDP              |           | 40008C00 | 40008FFF |          |
| BC-Link           |           | 4000BC00 | 4000BFFF |          |
| PECI              |           | 40006400 | 400067FF |          |
| B/B LED           |           | 4000B800 | 4000B8FF | 0        |
| B/B LED           |           | 4000B900 | 4000B9FF | 1        |
| B/B LED           |           | 4000BA00 | 4000BAFF | 2        |
| B/B LED           |           | 4000BB00 | 4000BBFF | 3        |
| EC_REG_BANK       |           | 4000FC00 | 4000FC1B |          |
| Data Space SRAM   |           | 00118000 | 0011FFFF |          |
| Code Space SRAM   |           | 00100000 | 00117FFF |          |
| ROM               |           | 00000000 | 00007FFF |          |

# 3.0 POWER, CLOCKS, AND RESETS

## 3.1 Introduction

The Power, Clocks, and Resets (PCR) chapter identifies all the power supplies, clock sources, and reset inputs to the chip and defines all the derived power, clock, and reset signals. In addition, this section identifies Power, Clock, and Reset events that may be used to generate an interrupt event, as well as, the Chip Power Management Features.

## 3.2 References

No references have been cited for this chapter.

## 3.3 Interrupts

The Power, Clocks, and Resets logic generates no events

## 3.4 Power

### 3.4.1 POWER SOURCES

Table 3-1 lists the power supplies from which the MEC1322 draws current. These current values are defined in Section 37.4, "Power Consumption," on page 395.

### TABLE 3-1: POWER SOURCE DEFINITIONS

| Power Well                   | Nominal<br>Voltage | Description                                                             | Source        |
|------------------------------|--------------------|-------------------------------------------------------------------------|---------------|
| VCC1                         | 3.3V               | Main Battery Pack Supply Power Well.<br>This is the "Always-on" supply. | Pin Interface |
| VBAT<br>(VCC0)<br>(Note 3-1) | 3.0V               | System Battery Back-up Power Well.<br>This is the "coin-cell" battery.  | Pin Interface |

**Note:** The Minimum rise/fall time requirement on VCC1 is 200us.

#### **Note:** The Minimum rise time requirement on VBAT is 100us.

**Note 3-1** Note on Battery Replacement: Microchip recommends removing all power sources to the device defined in Table 3-1, "Power Source Definitions" and all external voltage references defined in Table 3-2, "Voltage Reference Definitions" before removing and replacing the battery. In addition, upon removing the battery, ground the battery pin before replacing the battery.

### APPLICATION NOTE: Battery Circuit Requirement:

• VCC0 must always be present if VCC1 is present.

The following circuit is recommended to fulfill this requirement:

## FIGURE 3-1: RECOMMENDED BATTERY CIRCUIT



## 3.4.2 VOLTAGE REFERENCES

Table 3-2 lists the External Voltage References to which the MEC1322 provides high impedance interfaces.

| Power Well              | Nominal Input<br>Voltage | Scaling Ratio | Nominal<br>Monitored<br>Voltage | Description                                                                                     | Source        |
|-------------------------|--------------------------|---------------|---------------------------------|-------------------------------------------------------------------------------------------------|---------------|
| VREF_PECI<br>(Note 3-2) | Variable                 | n/a           | Variable                        | Processor Voltage<br>External Voltage Reference<br>Used to scale Processor<br>Interface signals | Pin Interface |

### TABLE 3-2: VOLTAGE REFERENCE DEFINITIONS

**Note 3-2** The VREF\_PECI does not have a power good signal associated with it. See VREF Buffer type definition in Table 37-4, "DC Electrical Characteristics," on page 391.

### 3.4.3 POWER GOOD SIGNALS

The power good timing and thresholds are defined in the Section 38.1, "Voltage Thresholds and Power Good Timing," on page 397.

TABLE 3-3: POWER GOOD SIGNAL DEFINITIONS

| Power Good<br>Signal | Description                                                                                   | Source                                                                                                                                                                                       |
|----------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1GD               | VCC1GD is an internal power good signal used to indicate when the VCC1 rail is on and stable. | VCC1GD is asserted following a delay after the<br>VCC1 power well exceeds its preset voltage<br>threshold. VCC1GD is de-asserted<br>as soon as this voltage drops below this thresh-<br>old. |
| PWRGD                | PWRGD is used to indicate when the main power rail voltage is on and stable.                  | VCC_PWRGD Input pin                                                                                                                                                                          |

## 3.4.4 SYSTEM POWER SEQUENCING

The following table defines the behavior of the Power Sources in each of the defined ACPI power states.

| Supply<br>Name | S0<br>(FULL<br>ON) | S1<br>(POS) | S3<br>(STR) | S4<br>(STD)      | S5<br>(Soft Off) | G3<br>(MECH Off) | Description                               |
|----------------|--------------------|-------------|-------------|------------------|------------------|------------------|-------------------------------------------|
| VCC1           | ON                 | ON          | ON          | ON               | ON               | OFF              | MEC1322 "Always-on"<br>Supply. (Note 3-3) |
| VBAT (VCC0)    | ON                 | ON          | ON          | ON<br>(Note 3-4) | ON<br>(Note 3-4) | ON<br>(Note 3-4) | MEC1322 Battery Back-up<br>Supply         |

### TABLE 3-4: TYPICAL POWER SUPPLIES VS. ACPI POWER STATES

**Note 3-3** VCC1 power supply is always on while the battery pack or ac power is applied to the system.

**Note 3-4** This device requires that the VBAT power is on when the VCC1 power supply is on. External circuitry, a diode isolation circuit, is implemented on the motherboard to extend the battery life. This external circuitry ensures the VBAT pin will derive power from the VCC1 power well when it is on. Therefore, the VBAT supply will never appear to be off when the VCC1 rail is on. See APPLICATION NOTE: on page 48.

## 3.5 Clocks

The following section defines the MEC1322 clocks that are generated or referenced.

| Clock Name                       | Frequency  | Description                                                                                                           | Source                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SUSCLK                           | 32.768 KHz | 32.768 kHz Suspend Well Clock<br>Source is a single-ended input that is<br>an accurate 32.768KHz clock.<br>(Note 3-5) | Pin Interface (XTAL2)                                                                                                                                                                                                                                                                                                                                                                                              |
| 32.768 kHz Crystal<br>Oscillator | 32.768 KHz | A 32.768 KHz parallel resonant crys-<br>tal connected between the XTAL1<br>and XTAL2 pins.                            | Pin Interface (XTAL1 and XTAL2)                                                                                                                                                                                                                                                                                                                                                                                    |
| 48 MHz Ring<br>Oscillator        | 48MHz      | The 48 MHz Ring Oscillator is a high-<br>accuracy, low power, low start-up<br>latency 48 MHz Ring Oscillator.         | Enabled by VCC1 Power (Note 3-6).<br>May be stopped by Chip Power Man-<br>agement Features.                                                                                                                                                                                                                                                                                                                        |
| 24MHz_Clk                        | 24 MHz     | Derived clock for UART                                                                                                | 48 MHz Ring Oscillator                                                                                                                                                                                                                                                                                                                                                                                             |
| 16MHz_Clk                        | 16MHz      | Derived clock for SMBus Controller                                                                                    | 48 MHz Ring Oscillator                                                                                                                                                                                                                                                                                                                                                                                             |
| 1.8432MHz_Clk                    | 1.843 MHz  | Derived clock for UART                                                                                                | 48 MHz Ring Oscillator                                                                                                                                                                                                                                                                                                                                                                                             |
| 100kHz_Clk                       | 100 kHz    | Derived for several blocks in the EC<br>Subsystem, including, but not limited<br>to, PWM, TACH.                       | 48 MHz Ring Oscillator                                                                                                                                                                                                                                                                                                                                                                                             |
| 32KHz_Clk                        | 32.768 KHz | Internal 32kHz clock domain                                                                                           | Pin Interface:<br>XTAL2: 32KHz Crystal input/ single-<br>ended clock source input pin.<br>XTAL1: 32KHz Crystal output<br>The XOSEL bit configures the source<br>of this clock domain as either a sin-<br>gle-ended 32.768 KHz clock input<br>(SUSCLK) or the 32.768 kHz Crystal<br>Oscillator (Note 3-7). If neither of<br>these is available, this clock domain<br>is derived from the 48 MHz Ring<br>Oscillator. |

TABLE 3-5: CLOCK DEFINITIONS

- **Note 3-5** The chipset will not produce a valid 32KHz clock until about 5 ms (PCH) or 110 ms (ICH) after the deassertion of RSMRST#. See chipset specification for the actual timing.
- Note 3-6 The 48 MHz Ring Oscillator is reset by VCC1GD.
- **Note 3-7** The Clock Enable Register contains the XOSEL bit and the 32K\_EN bit (see Section 4.7.2, "Clock Enable Register," on page 73). The 32.768 KHz Oscillator provides a stable timebase for the 48 MHz Ring Oscillator as well as the clock source for the 32KHz Clock Domain. After VBAT POR there is a 500ms max time for the 48 MHz Ring Oscillator to become accurate.

## 3.5.1 32KHZ CLOCK SWITCHING

The 32kHz clock switching logic switches the clock source of the 32kHz clock domain to be either the single-ended 32.768 KHz clock input or the 32.768 kHz Crystal Oscillator. If neither of these is available, this clock domain is derived from the 48 MHz Ring Oscillator.

Following a VBAT\_POR, the XOSEL bit and the 32K\_EN bit in the Clock Enable Register are programmed to configure the source of this clock domain.

If the single-ended 32.768 KHz clock input is configured as the source of the 32kHz clock domain, then following a VCC1\_RESET, the time for this clock domain to become accurate at 32.768kHz after the SUSCLK input goes active is 100us (max).

If the 32.768 kHz Crystal Oscillator is configured as the source of the 32kHz clock domain, then following a VCC1\_RE-SET, there is 100us (max) delay time for this clock domain to become accurate at 32.768kHz.

### 3.5.2 CLOCK DOMAINS VS. ACPI POWER STATES

Table 3-6, "Typical MEC1322 Clocks vs. ACPI Power States" shows the relationship between ACPI power states and MEC1322 clock domains:

|                                  |                    |             | ACPI Po     | wer State   |                     |                     |                                                                                                                                                                                                                |
|----------------------------------|--------------------|-------------|-------------|-------------|---------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock<br>Name                    | S0<br>(FULL<br>ON) | S1<br>(POS) | S3<br>(STR) | S4<br>(STD) | S5<br>(Soft<br>Off) | G3<br>(MECH<br>Off) | Description                                                                                                                                                                                                    |
| SUSCLK                           | ON                 | ON          | ON          | ON          | ON                  | OFF                 | This clock is the system suspend clock source. (Note 3-5).                                                                                                                                                     |
| 32.768 kHz Crystal<br>Oscillator | ON                 | ON          | ON          | ON          | ON                  | ON                  | This clock is generated<br>from a 32.768 KHz paral-<br>lel resonant crystal con-<br>nected between the<br>XTAL1 and XTAL2 pins.                                                                                |
| 32KHz_Clk                        | ON                 | ON          | ON          | ON          | ON                  | ON/ OFF             | This clock domain is gen-<br>erated from the 32KHz<br>clock input (SUSCLK)<br>when available or the<br>crystal oscillator pins.<br>Otherwise it is generated<br>internally from the 48<br>MHz Ring Oscillator. |

## TABLE 3-6: TYPICAL MEC1322 CLOCKS VS. ACPI POWER STATES

| Clock<br>Name               | S0<br>(FULL<br>ON) | S1<br>(POS) | S3<br>(STR) | S4<br>(STD) | S5<br>(Soft<br>Off) | G3<br>(MECH<br>Off) | Description                                                                                                                                                                                                |
|-----------------------------|--------------------|-------------|-------------|-------------|---------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48 MHz Ring Oscilla-<br>tor | ON                 | ON          | ON          | ON          | ON                  | OFF                 | This clock is powered by<br>the MEC1322 suspend<br>supply (VCC1) but may<br>start and stop as<br>described in Section 3.7,<br>"Chip Power Manage-<br>ment Features," on<br>page 54 (see also<br>Note 3-3). |

# TABLE 3-6: TYPICAL MEC1322 CLOCKS VS. ACPI POWER STATES (CONTINUED)

### 3.6 Resets

### TABLE 3-7: DEFINITION OF RESET SIGNALS

| Reset      | Description                                                                                  | Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBAT_POR   | Internal VBAT Reset signal. This signal is used<br>to reset VBAT powered registers.          | VBAT_POR is a pulse that is asserted at the ris-<br>ing edge of VCC1GD if the VBAT voltage is<br>below a nominal 1.25V. VBAT_POR is also<br>asserted as a level if, while VCC1GD is not<br>asserted ('0'), the coin cell is replaced with a<br>new cell that delivers at least a nominal 1.25V. In<br>this latter case VBAT_POR is de-asserted when<br>VCC1GD is asserted. No action is taken if the<br>coin cell is replaced, or if the VBAT voltage falls<br>below 1.25 V nominal, while VCC1GD is<br>asserted. |
| VCC1_RESET | Internal VCC1 Reset signal. This signal is used to reset VCC1 powered registers.             | VCC1_RESET is asserted when VCC1GD is low<br>and is deasserted when VCC1GD is high. The<br>VCC1_RST# pin asserted as input will also<br>cause a VCC1_RESET. A WDT_RESET event<br>will also cause a VCC1_RESET assertion.                                                                                                                                                                                                                                                                                          |
| PCI RESET# | System reset signal connected to the LPC LRESET# pin.                                        | Pin Interface, LRESET# pin. See Note 3-8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| nSIO_RESET | Performs a reset when VCC is turned off or<br>when the system host resets the LPC Interface. | nSIO_RESET is a signal that is asserted if<br>VCC1GD is low, PWRGD is low, or PCI RESET#<br>is asserted low and may be deasserted when<br>these three signals are all high. The iRE-<br>SET_OUT bit controls the deassertion of<br>nSIO_RESET. See Note 3-8.<br>A WDT_RESET event will also cause an<br>nSIO_RESET assertion.                                                                                                                                                                                     |

| Reset             | Description                                                                                                                                                                                                                                                    | Source                                                                                                                                                                                          |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WDT_RESET         | Internal WDT Reset signal. This signal resets<br>VCC1 powered registers with the exception of<br>the WDT Event Count register. Note that the<br>glitch protect circuits do not activate on a WDT<br>reset. WDT_RESETdoes not reset VBAT<br>registers or logic. | A WDT_RESET is asserted by a WDT Event.<br>Note: This event is indicated by the WDT<br>bit in the Power-Fail and Reset Sta-<br>tus Register                                                     |
| EC_PROC_<br>RESET | Internal reset signal to reset the processor in the EC Subsystem.                                                                                                                                                                                              | An EC_PROC_RESET is a stretched version of<br>the VCC1_RESET. This reset asserts at the<br>same time that VCC1_RESET asserts and is<br>held asserted for 1ms after the VCC1_RESET<br>deasserts. |

TABLE 3-7: DEFINITION OF RESET SIGNALS (CONTINUED)

**Note 3-8** If the LRESET# pin is assigned to the GPIO function rather than LRESET#, the internal LRESET# signal is gated low, and therefore the nRESET\_OUT function will not operate properly.

## 3.6.1 INTEGRATED VCC1 POWER ON RESET (VCC1\_RST#)

The VCC1\_RST# pin is used to control the power up sequence for external devices. The VCC1\_RST# timing is shown in Section 38.1.1, "VCC1\_RST# Timing," on page 397.

The following summarizes the operation of the VCC1\_RST# signal.

- The VCC1\_RST# pin is both a reset input and an output to the system.
- The VCC1\_RST# output provides a POR reset during power up transition
- The VCC1\_RST# output has Output Pin Glitch Protection
- The VCC1\_RST# output stretches an external driven reset by 1ms (typ).
- The VCC1\_RST# input detects an externally driven reset and places the MEC1322 into a VCC1 POR state.

The VCC1\_RST# is an open drain pin. An external pull-up is required for the VCC1\_RST# signal to be high.

**Note:** The external pull-up on the VCC1\_RST# pin must be chosen to meet the timing in Table 38-2, "VCC1\_RST# Rise Time," on page 397.

The following sequence illustrates the interaction between the internally and externally driven assertion of VCC1\_RST#:

- The Integrated VCC1 Power On Reset Generator insures VCC1\_RST# is driven low during a VCC1 POR from VCC1 = 1V to 2.4V (typ) without glitches.
- The VCC1\_RST# pin is driven low during the POR transition until VCC1 > 2.4V (typ) and then the VCC1\_RST# pin remains low afterwards for 1ms (typ) delay window. The VCC1\_RST# input is not examined during the 1ms (typ) delay window; therefore, the system input and/or the external pin termination may be modified (i.e. drive it low, let it float, etc.)
  - The VCC1\_RST# input is not examined during the POR transition while VCC1 < 2.4V (typ); therefore, the system input to the VCC1\_RST# pin may modify the output termination (i.e. drive it low, let it float, etc.)
- 3. The VCC1\_RST# pin is driven low during the 1ms (typ) delay window. The MEC1322 is in the VCC1\_POR state during this time.
- 4. After the 1ms (typ) window, the VCC1\_RST# pin open drain output from the MEC1322 is not driven/released. The strap option pins are sampled at this time.
- 5. The MEC1322 will remain in the VCC1 POR for 2.65us (min) after the VCC1\_RST# pin is released The VCC1\_RST# input pin is ignored during this time.
- 6. The VCC1\_RST# pin input is sampled at 2.65us (min) after the VCC1\_RST# pin is released.
  - If the VCC1\_RST# pin is high when sampled, then the EC starts executing.
  - If the VCC1\_RST# pin is low when sampled, the pin is being driven externally (i.e., the system is forcing a reset):
  - The VCC1\_RST# pin is driven low for 1ms (typ), then sampled at 2.65us (min) after the VCC1\_RST# pin is released (see step 3).

- Note 1: The minimum low pulse provided to initiate reset = 20ns.
  - 2: There is no glitch protection or noise filtering (i.e. a vary narrow noise pulse cause a reset).

## 3.7 Chip Power Management Features

This device is designed to always operate in its lowest power state during normal operation. In addition, this device offers additional programmable options to put individual logical blocks to sleep as defined in Section 3.7.1, "Block Low Power Modes," on page 54.

### 3.7.1 BLOCK LOW POWER MODES

All power related control signals are generated and monitored centrally in the chip's Power, Clocks, and Resets (PCR) block. The power manager of the PCR block uses a sleep interface to communicate with all the blocks. The sleep interface consists of three signals:

- <u>sleep\_en (request to sleep the block)</u> is generated by the PCR block. A group of sleep\_en signals are generated for every clock segment. Each group consists of a sleep\_en signal for every block in that clock segment.
- <u>clk\_reg (request clock on)</u> is generated by every block. They are grouped by blocks on the same clock segment. The PCR monitors these signals to see when it can gate off clocks.
- reset en (reset on sleep) bits determine if the block (including registers) will be reset when it enters sleep mode.

A block can always drive clk\_req low synchronously, but it MUST drive it high asynchronously since its internal clocks are gated and it has to assume that the clock input itself is gated. Therefore the block can only drive clk\_req high as a result of a register access or some other input signal.

| Power State      | sleep_en    | clk_req          | Description                                                                                                                                                                                                                                                                                                    |
|------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal operation | Low         | Low              | Block is idle and NOT requesting clocks. The block gates its own internal clock.                                                                                                                                                                                                                               |
| Normal operation | Low         | High             | Block is NOT idle and requests clocks.                                                                                                                                                                                                                                                                         |
| Request sleep    | Rising Edge | Low              | Block is IDLE and enters sleep mode immediately. The block gates its own internal clock. The block cannot request clocks again until sleep_en goes low.                                                                                                                                                        |
| Request sleep    | Rising Edge | High then<br>Low | Block is not IDLE and will stop requesting clocks and enter<br>sleep when it finishes what it is doing. This delay is block<br>specific, but should be less than 1 ms. The block gates its<br>own internal clock. After driving clk_req low, the block cannot<br>request clocks again until sleep_en goes low. |
| Register Access  | X           | High             | Register access to a block is always available regardless of sleep_en. Therefore the block ungates its internal clock and drives clk_req high during the access. The block will regate its internal clock and drive clk_req low when the access is done.                                                       |

The following table defines a block's power management protocol:

A wake event clears all sleep enable bits momentarily, and then returns the sleep enable bits back to their original state. The block that needs to respond to the wake event will do so. See Section 15.8.1, "WAKE Generation," on page 194.

The Sleep Enable, Clock Required and Reset Enable registers are defined in Section 3.8, "EC-Only Registers," on page 55.

## 3.8 EC-Only Registers

| Block Instance | Instance<br>Number | Host | Address Space                 | Base Address (Note 3-9) |  |  |  |  |
|----------------|--------------------|------|-------------------------------|-------------------------|--|--|--|--|
| PCR            | 0                  | EC   | 32-bit internal address space | 4008_0100h              |  |  |  |  |

### TABLE 3-8: EC-ONLY REGISTER BASE ADDRESS TABLE

**Note 3-9** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

### TABLE 3-9: POWER, CLOCKS AND RESET VCC1-POWERED REGISTERS SUMMARY

| Offset | Register Name                                             |
|--------|-----------------------------------------------------------|
| 00h    | Chip Sleep Enable Register (CHIP_SLP_EN)                  |
| 04h    | Chip Clock Required Status Registers (CHIP_CLK_REQ_STS)   |
| 08h    | EC Sleep Enable Register (EC_SLP_EN)                      |
| 0Ch    | EC Clock Required Status Registers (EC_CLK_REQ_STS)       |
| 10h    | Host Sleep Enable Register (HOST_SLP_EN)                  |
| 14h    | Host Clock Required Status Registers (HOST_CLK_REQ)       |
| 18h    | System Sleep Control Register (SYS_SLP_CNTRL)             |
| 20h    | Processor Clock Control Register (PROC_CLK_CNTRL)         |
| 24h    | EC Sleep Enable 2 Register (EC_SLP_EN2)                   |
| 28h    | EC Clock Required 2 Status Register (EC_CLK_REQ2_STS)     |
| 2Ch    | Slow Clock Control Register (SLOW_CLK_CNTRL)              |
| 30h    | Oscillator ID Register (CHIP_OSC_ID)                      |
| 34h    | PCR chip sub-system power reset status (CHIP_PWR_RST_STS) |
| 38h    | Chip Reset Enable Register (CHIP_RST_EN)                  |
| 3Ch    | Host Reset Enable Register (HOST_RST_EN)                  |
| 40h    | EC Reset Enable Register (EC_RST_EN)                      |
| 44h    | EC Reset Enable 2 Register (EC_RST_EN2)                   |
| 48h    | Power Reset Control (PWR_RST_CTRL) Register               |

**Note:** All register addresses are naturally aligned on 32-bit boundaries. Offsets for registers that are smaller than 32 bits are reserved and must not be used for any other purpose.

## 3.9 Sleep Enable and Clock Required Registers

The following are the Sleep Enable and Clock Required registers for the MEC1322.

## 3.9.1 CHIP SLEEP ENABLE REGISTER (CHIP\_SLP\_EN)

| Offset | 00h                       |      |         |                |
|--------|---------------------------|------|---------|----------------|
| Bits   | Description               | Туре | Default | Reset<br>Event |
| 31:2   | RESERVED                  | RES  |         |                |
| 1      | MCHP Reserved (Note 3-10) | R/W  | 0h      | VCC1_R<br>ESET |
| 0      | MCHP Reserved (Note 3-10) | R/W  | 0h      | VCC1_R<br>ESET |

# **MEC1322**

**Note 3-10** MCHP Reserved bits in the sleep\_en registers must be written to 1 in order for the chip to be put into sleep mode.

3.9.2 CHIP CLOCK REQUIRED STATUS REGISTERS (CHIP\_CLK\_REQ\_STS)

| Offset | 04h           |      |         |                |
|--------|---------------|------|---------|----------------|
| Bits   | Description   | Туре | Default | Reset<br>Event |
| 31:2   | RESERVED      | RES  |         |                |
| 1      | MCHP Reserved | R    | 0h      | VCC1_R<br>ESET |
| 0      | MCHP Reserved | R    | -       | VCC1_R<br>ESET |

# 3.9.3 EC SLEEP ENABLE REGISTER (EC\_SLP\_EN)

| Offset | 08h                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31     | TIMER16_1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | Oh      | VCC1_R<br>ESET |
| 30     | TIMER16_0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | Oh      | VCC1_R<br>ESET |
| 29     | EC_REG_BANK Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                            | R/W  | Oh      | VCC1_R<br>ESET |
| 28:23  | RESERVED                                                                                                                                                        | RES  |         |                |
| 22     | PWM3 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 21     | PWM2 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 20     | PWM1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 19:12  | RESERVED                                                                                                                                                        | RES  |         |                |
| 11     | TACH1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                  | R/W  | Oh      | VCC1_R<br>ESET |
| 10     | SMB0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | Oh      | VCC1_R<br>ESET |
| 9      | WDT Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                    | R/W  | Oh      | VCC1_R<br>ESET |

| Offset | 08h                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                     | Туре | Default | Reset<br>Event |
| 8      | PROCESSOR Sleep Enable                                                                                                          | R/W  | 0h      | VCC1_R         |
|        | <ul><li>0: block is free to use clocks as necessary.</li><li>1: block is commanded to sleep at next available moment.</li></ul> |      |         | ESET           |
| 7      | TFDP Sleep Enable                                                                                                               | R/W  | 0h      | VCC1_R         |
|        | <ul><li>0: block is free to use clocks as necessary.</li><li>1: block is commanded to sleep at next available moment.</li></ul> |      |         | ESET           |
| 6      | DMA Sleep Enable                                                                                                                | R/W  | 0h      | VCC1_R         |
|        | <ul><li>0: block is free to use clocks as necessary.</li><li>1: block is commanded to sleep at next available moment.</li></ul> |      |         | ESET           |
| 5      | PMC Sleep Enable                                                                                                                | R/W  | 0h      | VCC1_R         |
|        | <ul><li>0: block is free to use clocks as necessary.</li><li>1: block is commanded to sleep at next available moment.</li></ul> |      |         | ESET           |
| 4      | PWM0 Sleep Enable                                                                                                               | R/W  | 0h      | VCC1_R         |
|        | <ul><li>0: block is free to use clocks as necessary.</li><li>1: block is commanded to sleep at next available moment.</li></ul> |      |         | ESET           |
| 3      | RESERVED                                                                                                                        | RES  |         |                |
| 2      | TACH0 Sleep Enable                                                                                                              | R/W  | 0h      | VCC1_R         |
|        | 0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                        |      |         | ESET           |
| 1      | PECI Sleep Enable                                                                                                               | R/W  | 0h      | VCC1_R         |
|        | 0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                        |      |         | ESET           |
| 0      | INT Sleep Enable                                                                                                                | R/W  | 0h      | VCC1_R         |
|        | 0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                        |      |         | ESET           |

**Note 3-11** The basic timers in this device have an auto-reload mode. When this mode is selected, the block's clk\_req equation is always asserted, which will prevent the device from gating its clock tree and going to sleep. When the firmware intends to put the device to sleep, none of the timers should be in auto-reload mode. Alternatively, use the timer's HALT function inside the control register to stop the timer in auto-reload mode so it can go to sleep.

## 3.9.4 EC CLOCK REQUIRED STATUS REGISTERS (EC\_CLK\_REQ\_STS)

| Offset | Ch                                                                                        |      |         |                |  |  |
|--------|-------------------------------------------------------------------------------------------|------|---------|----------------|--|--|
| Bits   | Description                                                                               | Туре | Default | Reset<br>Event |  |  |
| 31     | TIMER16_1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | Oh      | VCC1_R<br>ESET |  |  |
| 30     | TIMER16_0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | 0h      | VCC1_R<br>ESET |  |  |
| 29     | EC_REG_BANK Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |  |  |
| 28:23  | RESERVED                                                                                  | RES  |         |                |  |  |

| Offset | 0Ch                                                         |      |         |                |
|--------|-------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                 | Туре | Default | Reset<br>Event |
| 22     | PWM3 Clock Required                                         | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 21     | PWM2 Clock Required                                         | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      | 01      |                |
| 20     | PWM1 Clock Required                                         | R    | 0h      | VCC1_R<br>ESET |
|        | 0: block does NOT need clocks.<br>1: block requires clocks. |      |         | LOLI           |
| 10.12  | RESERVED                                                    | RES  |         |                |
|        |                                                             |      | Oh      |                |
| 11     | TACH1 Clock Required<br>0: block does NOT need clocks.      | R    | 0h      | VCC1_R<br>ESET |
|        | 1: block requires clocks.                                   |      |         | LOLI           |
| 10     | SMB0 Clock Required                                         | R    | 0h      | VCC1_R         |
| 10     | 0: block does NOT need clocks.                              |      | 011     | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 9      | WDT Clock Required                                          | R    | 0h      | VCC1_F         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 8      | PROCESSOR Clock Required                                    | R    | 1h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 7      | TFDP Clock Required                                         | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 6      | DMA Clock Required                                          | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      | 01      |                |
| 5      | PMC Clock Required                                          | R    | 0h      | VCC1_R<br>ESET |
|        | 0: block does NOT need clocks.<br>1: block requires clocks. |      |         | ESET           |
| 1      | PWM0 Clock Required                                         | R    | 0h      | VCC1_R         |
| 7      | 0: block does NOT need clocks.                              |      | UII     | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 3      | RESERVED                                                    | RES  |         |                |
|        | TACH0 Clock Required                                        | R    | 0h      | VCC1_R         |
| -      | 0: block does NOT need clocks.                              |      | •       | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 1      | PECI Clock Required                                         | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |
| 0      | INT Clock Required                                          | R    | 0h      | VCC1_R         |
|        | 0: block does NOT need clocks.                              |      |         | ESET           |
|        | 1: block requires clocks.                                   |      |         |                |

# 3.9.5 HOST SLEEP ENABLE REGISTER (HOST\_SLP\_EN)

| Offset | 10h                                                      |      |         |                |
|--------|----------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                              | Туре | Default | Reset<br>Event |
| 31:19  | RESERVED                                                 | RES  |         |                |
| 18     | RTC Sleep Enable                                         | R/W  | 0h      | VCC1_F         |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 17     | RESERVED                                                 | RES  |         |                |
| 16     | 8042EM Sleep Enable                                      | R/W  | 0h      | VCC1_F         |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 15     | ACPI PM1 Sleep Enable                                    | R/W  | 0h      | VCC1_F         |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 14     | ACPI EC 1 Sleep Enable                                   | R/W  | 0h      | VCC1_I         |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 13     | ACPI EC 0 Sleep Enable                                   | R/W  | 0h      | VCC1_          |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 12     | GLBL_CFG                                                 | R/W  | 0h      | VCC1_          |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 11:2   | RESERVED                                                 | RES  |         |                |
| 1      | UART 0 Sleep Enable                                      | R/W  | 0h      | VCC1_          |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |
| 0      | LPC Sleep Enable                                         | R/W  | 0h      | VCC1_          |
|        | 0: block is free to use clocks as necessary.             |      |         | ESET           |
|        | 1: block is commanded to sleep at next available moment. |      |         |                |

# 3.9.6 HOST CLOCK REQUIRED STATUS REGISTERS (HOST\_CLK\_REQ)

| Offset | 14h                                                                                    |      |         |                |
|--------|----------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                            | Туре | Default | Reset<br>Event |
| 31:19  | RESERVED                                                                               | RES  |         |                |
| 18     | RTC Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | Oh      | VCC1_R<br>ESET |
| 17     | RESERVED                                                                               | RES  |         |                |
| 16     | 8042EM Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | Oh      | VCC1_R<br>ESET |
| 15     | ACPI PM1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | Oh      | VCC1_R<br>ESET |

| Offset | 14h                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                             | Туре | Default | Reset<br>Event |
| 14     | ACPI EC 1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |
| 13     | ACPI EC 0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | Oh      | VCC1_R<br>ESET |
| 12     | GLBL_CFG Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.  | R    | -       | VCC1_R<br>ESET |
| 11:2   | RESERVED                                                                                | RES  |         |                |
| 1      | UART 0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.    | R    | -       | VCC1_R<br>ESET |
| 0      | LPC Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.       | R    | -       | VCC1_R<br>ESET |

# 3.9.7 SYSTEM SLEEP CONTROL REGISTER (SYS\_SLP\_CNTRL)

| Offset | 18h                                                                                                                                                                                            |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 31:3   | RESERVED                                                                                                                                                                                       | RES  |         |                |
| 2      | Core regulator standby<br>0: keep regulator fully operational when sleeping.<br>1: standby the regulator when sleeping. Allows enough power for<br>chip static operation for memory retention. | R/W  | Oh      | VCC1_R<br>ESET |
| 1      | Ring oscillator output gate<br>0: keep ROSC ungated when sleeping.<br>1: gate the ROSC output when sleeping.                                                                                   | R/W  | Oh      | VCC1_R<br>ESET |
| 0      | Ring oscillator power down<br>0: keep ROSC operating when sleeping.<br>1: disable ROSC when sleeping. Clocks will start on wakeup, but<br>there is a clock lock latency penalty.               | R/W  | 0h      | VCC1_R<br>ESET |

The System Sleep States shown in Table 3-10 and determined by the bits in this register, are only entered if all blocks are sleeping; that is, if the sleep enable bits are set for all blocks and no clocks are required.

## TABLE 3-10: SYSTEM SLEEP CONTROL BIT ENCODING

| D2 | D1 | D0 | Wake Latency<br>(TYP) | Description                                                                                                                     |
|----|----|----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0  | 0  | 0                     | The Core regulator and the Ring Oscillator remain powered and run-<br>ning during sleep cycles (SYSTEM HEAVY SLEEP 1) (DEFAULT) |
| 0  | 1  | 0  | 0                     | The Core regulator remains powered and the Ring oscillator is running but gated during sleep cycles (SYSTEM HEAVY SLEEP 2)      |
| 0  | Х  | 1  | 200us<br>(Note 3-12)  | The Core regulator remains powered and the Ring oscillator is powered down during sleep cycles (SYSTEM HEAVY SLEEP 3)           |
| 1  | Х  | 1  | 1ms                   | The Core regulator is suspended and the Ring oscillator is powered down during sleep cycles. (SYSTEM DEEPEST SLEEP)             |

**Note 3-12** This is the latency following a wake event until the 48 MHz Ring Oscillator is locked and clocking the system.

## 3.9.8 PROCESSOR CLOCK CONTROL REGISTER (PROC\_CLK\_CNTRL)

| Offset | 20h                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 31:8   | RESERVED                                                                                                                                                                                                                                   | RES  |         |                |
|        | Processor Clock Divide Value<br>1: divide 48 MHz Ring Oscillator by 1.<br>4: divide 48 MHz Ring Oscillator by 4.<br>16: divide 48 MHz Ring Oscillator by 16.<br>48: divide 48 MHz Ring Oscillator by 48.<br>No other values are supported. | R/W  | 4h      | VCC1_R<br>ESET |

# 3.9.9 EC SLEEP ENABLE 2 REGISTER (EC\_SLP\_EN2)

| Offset | 24h                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:29  | RESERVED                                                                                                                                                        | RES  |         |                |
| 28     | MCHP Reserved (Note 3-10)                                                                                                                                       | R/W  | 0h      | VCC1_R<br>ESET |
| 27     | MCHP Reserved (Note 3-10)                                                                                                                                       | R/W  | 0h      | VCC1_R<br>ESET |
| 26     | MCHP Reserved (Note 3-10)                                                                                                                                       | R/W  | 0h      | VCC1_R<br>ESET |
| 25     | LED3 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 24     | TIMER32_1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | Oh      | VCC1_R<br>ESET |
| 23     | TIMER32_0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | Oh      | VCC1_R<br>ESET |

| Offset | 24h                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 22     | TIMER16_3 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | 0h      | VCC1_R<br>ESET |
| 21     | TIMER16_2_Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-11 on page 57. | R/W  | Oh      | VCC1_R<br>ESET |
| 20     | SPI1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 19     | BCM Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                    | R/W  | 0h      | VCC1_R<br>ESET |
| 18     | LED2 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | Oh      | VCC1_R<br>ESET |
| 17     | LED1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | Oh      | VCC1_R<br>ESET |
| 16     | LED0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 15     | SMB3 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 14     | SMB2 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 13     | SMB1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 12     | RPM-PWM Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                | R/W  | 0h      | VCC1_R<br>ESET |
| 11     | KEYSCAN Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                | R/W  | 0h      | VCC1_R<br>ESET |
| 10     | HTIMER Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                 | R/W  | 0h      | VCC1_R<br>ESET |
| 9      | SPI0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.                                   | R/W  | 0h      | VCC1_R<br>ESET |
| 8      | PS2_3 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-14.                | R/W  | Oh      | VCC1_R<br>ESET |

| Offset | 24h                                                                                                                                              |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                      | Туре | Default | Reset<br>Event |
| 7      | PS2_2 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-14. | R/W  | Oh      | VCC1_R<br>ESET |
| 6      | PS2_1 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-14. | R/W  | 0h      | VCC1_R<br>ESET |
| 5      | PS2_0 Sleep Enable<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.<br>See Note 3-14. | R/W  | Oh      | VCC1_R<br>ESET |
| 4      | MCHP Reserved (Note 3-10)                                                                                                                        | R/W  | 0h      | VCC1_R<br>ESET |
| 3      | ADC Sleep Enable (Note 3-13)<br>0: block is free to use clocks as necessary.<br>1: block is commanded to sleep at next available moment.         | R/W  | Oh      | VCC1_R<br>ESET |
| 2:0    | Reserved                                                                                                                                         | R    |         |                |

Note 3-13 The ADC VREF must be powered down in order to get the lowest deep sleep current. The ADC VREF Power down bit, ADC\_VREF\_PD\_REF is in the EC Subsystem Registers ADC VREF PD on page 381.

**Note 3-14** The PS2 block will only sleep while the PS2 is disabled or in Rx mode with no traffic on the bus.

# 3.9.10 EC CLOCK REQUIRED 2 STATUS REGISTER (EC\_CLK\_REQ2\_STS)

| Offset | 28h                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                             | Туре | Default | Reset<br>Event |
| 31:29  | RESERVED                                                                                | RES  |         |                |
| 28     | MCHP Reserved                                                                           | R    | 0h      | VCC1_R<br>ESET |
| 27     | MCHP Reserved                                                                           | R    | 0h      | VCC1_R<br>ESET |
| 26     | MCHP Reserved                                                                           | R    | 0h      | VCC1_R<br>ESET |
| 25     | LED3 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | 0h      | VCC1_R<br>ESET |
| 24     | TIMER32_1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |
| 23     | TIMER32_0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | Oh      | VCC1_R<br>ESET |

| Offset | 28h                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                             | Туре | Default | Reset<br>Event |
| 22     | TIMER16_3 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | Oh      | VCC1_R<br>ESET |
| 21     | TIMER16_2_Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |
| 20     | SPI1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | 0h      | VCC1_R<br>ESET |
| 19     | BCM Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.       | R    | 0h      | VCC1_R<br>ESET |
| 18     | LED2 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | Oh      | VCC1_R<br>ESET |
| 17     | LED1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | Oh      | VCC1_R<br>ESET |
| 16     | LED0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | Oh      | VCC1_R<br>ESET |
| 15     | SMB3 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | Oh      | VCC1_R<br>ESET |
| 14     | SMB2 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | 0h      | VCC1_R<br>ESET |
| 13     | SMB1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | 0h      | VCC1_R<br>ESET |
| 12     | RPM-PWM Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | 0h      | VCC1_R<br>ESET |
| 11     | KEYSCAN Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | 0h      | VCC1_R<br>ESET |
| 10     | HTIMER Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.    | R    | Oh      | VCC1_R<br>ESET |
| 9      | SPI0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.      | R    | 0h      | VCC1_R<br>ESET |
| 8      | PS2_3 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.     | R    | Oh      | VCC1_R<br>ESET |
| 7      | PS2_2 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.     | R    | 0h      | VCC1_R<br>ESET |

| Offset | 28h                                                                                 |      |         |                |  |
|--------|-------------------------------------------------------------------------------------|------|---------|----------------|--|
| Bits   | Description                                                                         | Туре | Default | Reset<br>Event |  |
| 6      | PS2_1 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |  |
| 5      | PS2_0 Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks. | R    | 0h      | VCC1_R<br>ESET |  |
| 4      | MCHP Reserved                                                                       | R    | 0h      | VCC1_R<br>ESET |  |
| 3      | ADC Clock Required<br>0: block does NOT need clocks.<br>1: block requires clocks.   | R    | 0h      | VCC1_R<br>ESET |  |
| 2:0    | RESERVED                                                                            | RES  |         |                |  |

# 3.9.11 SLOW CLOCK CONTROL REGISTER (SLOW\_CLK\_CNTRL)

| Offset | 2Ch                                              |      |         |                |
|--------|--------------------------------------------------|------|---------|----------------|
| Bits   | Description                                      | Туре | Default | Reset<br>Event |
| 31:10  | RESERVED                                         | RES  |         |                |
| 9:0    | Slow Clock (100 kHz) Divide Value                | R/W  | 1E0h    | VCC1_R         |
|        | Configures the 100kHz_Clk.                       |      |         | ESET           |
|        | 0: Clock off                                     |      |         |                |
|        | n: divide by n.                                  |      |         |                |
|        | <b>Note:</b> The default setting is for 100 kHz. |      |         |                |

# 3.9.12 OSCILLATOR ID REGISTER (CHIP\_OSC\_ID)

| Offset | 30h                    |      |         |                |
|--------|------------------------|------|---------|----------------|
| Bits   | Description            | Туре | Default | Reset<br>Event |
| 31:9   | RESERVED               | RES  |         |                |
| 8      | OSC_LOCK               | R    | 0h      | VCC1_R         |
|        | Oscillator Lock Status |      |         | ESET           |
| 7:0    | MCHP Reserved          | R    | N/A     | VCC1_R<br>ESET |

# 3.9.13 PCR CHIP SUB-SYSTEM POWER RESET STATUS (CHIP\_PWR\_RST\_STS)

| Offset | 34h                                                                                                                                                                                                                                                                                                                                                                                                                              |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 31:12  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                         | RES  |         |                |
| 11     | PCICLK_ACTIVE<br>This bit monitors the state of the PCI clock input. This status bit<br>detects edges on the clock input but does not validate the frequency.<br>0: The 33MHz PCI clock input is not present.<br>1: The 33MHz PCI clock is present.                                                                                                                                                                              | R    | -       | VCC1_F<br>ESET |
| 10     | 32K_ACTIVE<br>This bit monitors the state of the 32K clock input. This status bit<br>detects edges on the clock input but does not validate the frequency.<br>0: The 32K clock input is not present. The internal 32K clock is<br>derived from the ring oscillator<br>1: The 32K clock input is present. The internal 32K clock is derived<br>from the pin and the ring oscillator is synchronized to the external<br>32K clock. | R    | -       | VCC1_F<br>ESET |
| 9:7    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                         | RES  |         |                |
| 6      | VCC1 reset status<br>Indicates the status of VCC1_RESET.<br>0 = No reset occurred since the last time this bit was cleared.<br>1 = A reset occurred.<br>Note: The bit will not clear if a write 1 is attempted at the same<br>time that a VCC1_RST_N occurs, this way a reset event<br>is never missed.                                                                                                                          | R/WC | 1h      | VCC1_I<br>ESET |
| 5      | VBAT reset status<br>Indicates the status of VBAT_POR.<br>0 = No reset occurred while VCC1 was off or since the last time this<br>bit was cleared.<br>1 = A reset occurred.<br>Note: The bit will not clear if a write 1 is attempted at the same<br>time that a VBAT_RST_N occurs, this way a reset event<br>is never missed.                                                                                                   | R/WC | -       | VCC1_F<br>ESET |
| 4      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                         | RES  |         |                |
| 3      | SIO_Reset Status<br>Indicates the status of nSIO_RESET.<br>0 = reset active.<br>1 = reset not active.                                                                                                                                                                                                                                                                                                                            | R    | xh      | Note 3-<br>15  |
| 2      | VCC Reset Status<br>Indicates the status of PWRGD.<br>0 = reset active (PWRGD not asserted).<br>1 = reset not active (PWRGD asserted).                                                                                                                                                                                                                                                                                           | R    | xh      | Note 3-<br>15  |
| 10     | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                         | RES  |         |                |

**Note 3-15** This read-only status bit always reflects the current status of the event and is not affected by any Reset events.

# 3.9.14 CHIP RESET ENABLE REGISTER (CHIP\_RST\_EN)

| Offset | 38h           |      |         |                |
|--------|---------------|------|---------|----------------|
| Bits   | Description   | Туре | Default | Reset<br>Event |
| 31:2   | RESERVED      | RES  |         |                |
| 1      | MCHP Reserved | R    | 0h      | VCC1_R<br>ESET |
| 0      | MCHP Reserved | R/W  | 0h      | VCC1_R<br>ESET |

**Note:** If a block is configured such that it is to be reset when it goes to sleep, then registers within the block may not be writable when the block is asleep.

## 3.9.15 HOST RESET ENABLE REGISTER (HOST\_RST\_EN)

| Offset | 3Ch                                                                                                |      |         |                |
|--------|----------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                        | Туре | Default | Reset<br>Event |
| 31:19  | RESERVED                                                                                           | RES  |         |                |
| 18     | RTC Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.       | R/W  | 0h      | VCC1_R<br>ESET |
| 17     | RESERVED                                                                                           | RES  |         |                |
| 16     | 8042EM Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.    | R/W  | 0h      | VCC1_R<br>ESET |
| 15     | ACPI PM1 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.  | R/W  | 0h      | VCC1_R<br>ESET |
| 14     | ACPI EC 1 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 13     | ACPI EC 0 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 12     | GLBL_CFG Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.  | R/W  | 0h      | VCC1_R<br>ESET |
| 11:2   | RESERVED                                                                                           | RES  |         |                |
| 1      | UART 0 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.    | R/W  | 0h      | VCC1_R<br>ESET |
| 0      | LPC Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.       | R/W  | Oh      | VCC1_R<br>ESET |

**Note:** If a block is configured such that it is to be reset when it goes to sleep, then registers within the block may not be writable when the block is asleep.

# 3.9.16 EC RESET ENABLE REGISTER (EC\_RST\_EN)

| Offset | 40h                                                                      |       | Γ       |                |
|--------|--------------------------------------------------------------------------|-------|---------|----------------|
| Bits   | Description                                                              | Туре  | Default | Reset<br>Event |
| 31     | TIMER16_1 Reset Enable                                                   | R/W   | 0h      | VCC1_I         |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 30     | TIMER16_0 Reset Enable                                                   | R/W   | 0h      | VCC1_<br>ESET  |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep. |       |         | ESET           |
| 29     | EC_REG_BANK Reset Enable                                                 | R/W   | 0h      | VCC1_          |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
|        | RESERVED                                                                 | RES   |         |                |
| 22     | PWM3 Reset Enable                                                        | R/W   | 0h      | VCC1_<br>ESET  |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep. |       |         | ESEI           |
| 21     | PWM2 Reset Enable                                                        |       | 0h      | VCC1           |
| 21     | 0: block will not be reset on sleep.                                     | r//// | UII     | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 20     | PWM1 Reset Enable                                                        | R/W   | 0h      | VCC1           |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 19:12  | RESERVED                                                                 | RES   |         |                |
| 11     | TACH1 Reset Enable                                                       | R/W   | 0h      | VCC1_          |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 10     | SMB0 Reset Enable                                                        | R/W   | 0h      | VCC1_<br>ESET  |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep. |       |         | ESET           |
| 0      | WDT Reset Enable                                                         |       | 0h      | VCC1_          |
| 3      | 0: block will not be reset on sleep.                                     | 10/00 | UII     | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 8      | PROCESSOR Sleep Enable                                                   | R/W   | 0h      | VCC1_          |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 7      | TFDP Reset Enable                                                        | R/W   | 0h      | VCC1_          |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 6      | DMA Reset Enable                                                         | R/W   | 0h      | VCC1_<br>ESET  |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep. |       |         | ESET           |
| E      | PMC Reset Enable                                                         | R/W   | 0h      | VCC1           |
| 5      | 0: block will not be reset on sleep.                                     |       | UI      | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |
| 4      | PWM0 Reset Enable                                                        | R/W   | 0h      | VCC1           |
|        | 0: block will not be reset on sleep.                                     |       |         | ESET           |
|        | 1: block will be reset on sleep.                                         |       |         |                |

| Offset | 40h                                                                                            |      |         |                |  |  |
|--------|------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|
| Bits   | Description                                                                                    | Туре | Default | Reset<br>Event |  |  |
| 3      | RESERVED                                                                                       | RES  |         |                |  |  |
| 2      | TACH0 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | Oh      | VCC1_R<br>ESET |  |  |
| 1      | PECI Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.  | R/W  | Oh      | VCC1_R<br>ESET |  |  |
| 0      | INT Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.   | R/W  | 0h      | VCC1_R<br>ESET |  |  |

**Note:** If a block is configured such that it is to be reset when it goes to sleep, then registers within the block may not be writable when the block is asleep.

# 3.9.17 EC RESET ENABLE 2 REGISTER (EC\_RST\_EN2)

| Offset | 44h                                                                                                |      |         |                |
|--------|----------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                        | Туре | Default | Reset<br>Event |
| 31:29  | RESERVED                                                                                           | RES  |         |                |
| 28     | MCHP Reserved                                                                                      | R/W  | 0h      | VCC1_R<br>ESET |
| 27     | MCHP Reserved                                                                                      | R/W  | 0h      | VCC1_R<br>ESET |
| 26     | MCHP Reserved                                                                                      | R/W  | 0h      | VCC1_R<br>ESET |
| 25     | LED3 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.      | R/W  | 0h      | VCC1_R<br>ESET |
| 24     | TIMER32_1 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 23     | TIMER32_0 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 22     | TIMER16_3 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | Oh      | VCC1_R<br>ESET |
| 21     | TIMER16_2_Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 20     | SPI1 Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep.      | R/W  | 0h      | VCC1_R<br>ESET |

| Offset | 44h                                                                                             |      |         |                |
|--------|-------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                     | Туре | Default | Reset<br>Event |
| 19     | BCM Reset Enable                                                                                | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 18     | LED2 Reset Enable                                                                               | R/W  | 0h      | VCC1_F<br>ESET |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 17     | LED1 Reset Enable                                                                               | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 16     | LED0 Reset Enable                                                                               | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 15     | SMB3 Reset Enable                                                                               | R/W  | 0h      | VCC1_F         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 14     | SMB2 Reset Enable                                                                               | R/W  | 0h      | VCC1_F         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 13     | SMB1 Reset Enable                                                                               | R/W  | 0h      | VCC1_I         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 12     | RPM-PWM Reset Enable                                                                            | R/W  | 0h      | VCC1_F         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 11     | KEYSCAN Reset Enable                                                                            | R/W  | 0h      | VCC1_F         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 10     | HTIMER Reset Enable                                                                             | R/W  | 0h      | VCC1_F         |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | ESET           |
| 9      | SPI0 Reset Enable<br>0: block is free to use clocks as necessary.                               | R/W  | 0h      | VCC1_F         |
|        | 1: block is commanded to sleep at next available moment.                                        |      |         | ESET           |
| 8      | PS2_3 Reset Enable                                                                              | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.                                                            |      |         | ESET           |
|        | 1: block will be reset on sleep.                                                                |      | 01      |                |
| 7      | PS2_2 Reset Enable                                                                              | R/W  | 0h      | VCC1_F<br>ESET |
|        | <ul><li>0: block will not be reset on sleep.</li><li>1: block will be reset on sleep.</li></ul> |      |         | LOLI           |
| 6      | PS2_1 Reset Enable                                                                              | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 5      | PS2_0 Reset Enable                                                                              | R/W  | 0h      | VCC1_F         |
|        | 0: block will not be reset on sleep.<br>1: block will be reset on sleep.                        |      |         | ESET           |
| 4      | MCHP Reserved                                                                                   | R/W  | 0h      | VCC1_I         |
|        |                                                                                                 |      |         | ESET           |

| Offset | 44h                                                                                          |      |         |                |
|--------|----------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                  | Туре | Default | Reset<br>Event |
| 3      | ADC Reset Enable<br>0: block will not be reset on sleep.<br>1: block will be reset on sleep. | R/W  | 0h      | VCC1_R<br>ESET |
| 2:0    | RESERVED                                                                                     | RES  |         |                |

**Note:** If a block is configured such that it is to be reset when it goes to sleep, then registers within the block may not be writable when the block is asleep.

# 3.9.18 POWER RESET CONTROL (PWR\_RST\_CTRL) REGISTER

| Offset | 48h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:1   | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RES  |         |                |
| 0      | iRESET_OUT<br>The iRESET_OUT bit is used by firmware to control the internal<br>nSIO_RESET signal function and the external nRESET_OUT pin.<br>The external pin nRESET_OUT is always driven by nSIO_RESET.<br>Firmware can program the state of iRESET_OUT except when the<br>VCC PWRGD bit is not asserted ('0'), in which case iRESET_OUT is<br>'don't care' and nSIO_RESET is asserted ('0') (TABLE 3-11:).<br>The internal nSIO_RESET signal is asserted when iRESET_OUT is<br>asserted even if the nRESET_OUT pin is configured as an alternate<br>function.<br>The iRESET_OUT bit must be cleared to take the Host out of reset. | R/W  | 1h      | VCC1_R<br>ESET |

# TABLE 3-11: iRESET\_OUT BIT BEHAVIOR

| VCC PWRGD | iRESET_OUT | nSIO_RESET &<br>nRESET_OUT | Description                                                                                |
|-----------|------------|----------------------------|--------------------------------------------------------------------------------------------|
| 0         | Х          | 0 (ASSERTED)               | The iRESET_OUT bit does not affect the state of nSIO_RESET when VCC PWRGD is not asserted. |
| 1         | 1          | 0 (ASSERTED)               | The iRESET_OUT bit can only be written by firmware                                         |
|           | 0          | 1 (NOT<br>ASSERTED)        | when VCC PWRGD is asserted.                                                                |

# 4.0 VBAT REGISTER BANK

## 4.1 Introduction

This chapter defines a bank of registers powered by VBAT.

## 4.2 Interface

This block is designed to be accessed internally by the EC via the register interface.

## 4.3 **Power, Clocks and Reset**

This section defines the Power, Clock, and Reset parameters of the block.

### 4.3.1 POWER DOMAINS

### TABLE 4-1: POWER SOURCES

| Name | Description                                                             |  |
|------|-------------------------------------------------------------------------|--|
| VBAT | The VBAT Register Bank are all implemented on this single power domain. |  |

### 4.3.2 CLOCK INPUTS

This block does not require any special clock inputs. All register accesses are synchronized to the host clock.

### 4.3.3 RESETS

### TABLE 4-2: RESET SIGNALS

| Name     | Description                                                                                                            |  |
|----------|------------------------------------------------------------------------------------------------------------------------|--|
| VBAT_POR | This reset signal, which is an input to this block, resets all the logic and registers to their initial default state. |  |

### 4.4 Interrupts

### TABLE 4-3: INTERRUPT SIGNALS

| Name       | Description                                                                                            |  |
|------------|--------------------------------------------------------------------------------------------------------|--|
| PFR_Status | This interrupt signal from the Power-Fail and Reset Status Register indicates VBAT RST and WDT events. |  |

### 4.5 Low Power Modes

The VBAT Register Bank is designed to always operate in the lowest power consumption state.

## 4.6 Description

The VBAT Register Bank block is a block implemented for aggregating miscellaneous battery-backed registers required the host and by the Embedded Controller (EC) Subsystem that are not unique to a block implemented in the EC subsystem.

## 4.7 EC-Only Registers

## TABLE 4-4:EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 4-1) |
|----------------|--------------------|------|----------------------------------|-------------------------|
| VBAT_REG_BANK  | 0                  | EC   | 32-bit internal<br>address space | 4000A400h               |

**Note 4-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 4-5: RUNTIME REGISTER SUMMARY

| Offset | Register Name                        |  |
|--------|--------------------------------------|--|
| 00h    | Power-Fail and Reset Status Register |  |
| 04h    | MCHP Reserved                        |  |
| 08h    | Clock Enable Register                |  |

## 4.7.1 POWER-FAIL AND RESET STATUS REGISTER

The Power-Fail and Reset Status Register collects and retains the VBAT RST and WDT event status when VCC1 is unpowered.

| Address | 00h                                                                                                                                                                                                                                 |      |         |                |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits    | Description                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 7       | <b>VBAT_RST</b><br>The VBAT RST bit is set to '1' by hardware when a VBAT_POR is detected. This is the register default value. To clear VBAT RST EC firmware must write a '1' to this bit; writing a '0' to VBAT RST has no affect. | R/WC | 1       | VBAT_P<br>OR   |
| 6       | Reserved                                                                                                                                                                                                                            | RES  | -       | -              |
| 5       | <b>WDT</b><br>The WDT bit is asserted ('1') following a Watch-Dog Timer Forced<br>Reset (WDT Event). To clear the WDT bit EC firmware must write a<br>'1' to this bit; writing a '0' to the WDT bit has no affect.                  | R/WC | 0       | VBAT_P<br>OR   |
| 4:1     | Reserved                                                                                                                                                                                                                            | RES  | -       | -              |
| 0       | <b>DET32K_IN</b><br>0 = No clock detected on the XTAL[1:2] pins.<br>1= Clock detected on the XTAL[1:2] pins.                                                                                                                        | R    | Х       | VBAT_P<br>OR   |

## 4.7.2 CLOCK ENABLE REGISTER

| Address | 08h                                                                                                                                                                                                                                                                                                                                                                                                     |      |         |                |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits    | Description                                                                                                                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 31:2    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                | RES  | -       | -              |
| 1       | 32K_EN<br>This bit controls the 32.768 KHz Crystal Oscillator as defined in<br>TABLE 4-6:.                                                                                                                                                                                                                                                                                                              | R/W  | 0b      | VBAT_P<br>OR   |
| 0       | <ul> <li>XOSEL</li> <li>This bit controls whether a crystal or single ended clock source is used.</li> <li>1= the 32.768 KHz Crystal Oscillator is driven by a single-ended</li> <li>32.768 KHz clock source connected to the XTAL2 pin.</li> <li>0= the 32.768 KHz Crystal Oscillator requires a 32.768 KHz parallel resonant crystal connected between the XTAL1 and XTAL2 pins (default).</li> </ul> | R/W  | Ob      | VBAT_P<br>OR   |

APPLICATION NOTE: The XOSEL bit should be correctly configured by firmware before the 32K\_EN bit is asserted.

|--|

| 32K_EN | 32.768 KHz Crystal Oscillator | Description                                                                   |
|--------|-------------------------------|-------------------------------------------------------------------------------|
| 0      | OFF                           | VBAT_POR default.                                                             |
| 1      | ON                            | The 32.768 KHz Crystal Oscillator can only be enabled by firmware (Note 4-2). |

Note 4-2 the 48MHz Ring Oscillator must not stop before 40  $\mu$ s min after the 32K\_EN bit is asserted.

## 5.0 LPC INTERFACE

## 5.1 Introduction

The Intel® Low Pin Count (LPC) Interface is the LPC Interface used by the system host to configure the chip and communicate with the logical devices implemented in the design through a series of read/write registers. Register access is accomplished through the LPC transfer cycles defined in Table 5-8, "LPC Cycle Types Supported".

The Logical Devices implemented in the design are identified in Table 5-16, "I/O Base Address Registers," on page 92. The Base Address Registers allow any logical device's runtime registers to be relocated in LPC I/O space. All chip configuration registers for the device are accessed indirectly through the LPC I/O Configuration Port (see Section 5.8.3, "Configuration Port," on page 83).

LPC memory cycles may also be used to access the Base Address Registers of certain devices.

## 5.2 References

- Intel® Low Pin Count (LPC) Interface Specification, v1.1
- PCI Local Bus Specification, Rev. 2.2
- Serial IRQ Specification for PCI Systems Version 6.0.
- PCI Mobile Design Guide Rev 1.0

## 5.3 Terminology

This table defines specialized terms localized to this feature.

| Term                                                                                                                                                                                                              | Definition                                                                                                                                                                              |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| System Host                                                                                                                                                                                                       | Refers to the external CPU that communicates with this device via the LPC Interface.                                                                                                    |  |
| Logical Devices                                                                                                                                                                                                   | Logical Devices are LPC accessible features that are allocated a Base Address and range in LPC I/O address space                                                                        |  |
| Runtime Register                                                                                                                                                                                                  | Runtime Registers are register that are directly I/O accessible by the System Host via the LPC interface. These registers are defined in Section 5.10, "Runtime Registers," on page 93. |  |
| Configuration Registers                                                                                                                                                                                           | Registers that are only accessible in CONFIG_MODE. These registers are defined Section 5.9, "LPC Configuration Registers," on page 88.                                                  |  |
| EC_Only Registers         Registers that are not accessible by the System Host. They are only accident internal embedded controller. These registers are defined in Section 5.1           Registers," on page 94. |                                                                                                                                                                                         |  |

TABLE 5-1: TERMINOLOGY

## 5.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

## FIGURE 5-1: BLOCK DIAGRAM OF LPC INTERFACE CONTROLLER WITH CLKRUN# SUPPORT



## 5.4.1 SIGNAL DESCRIPTION

## TABLE 5-2: SIGNAL DESCRIPTION TABLE

| Name | Direction    | Description                                                   |
|------|--------------|---------------------------------------------------------------|
| LAD0 | Input/Output | Bit[0] of the LPC multiplexed command, address, and data bus. |
| LAD1 | Input/Output | Bit[1] of the LPC multiplexed command, address, and data bus. |
| LAD2 | Input/Output | Bit[2] of the LPC multiplexed command, address, and data bus. |
| LAD3 | Input/Output | Bit[3] of the LPC multiplexed command, address, and data bus. |

| Name    | Direction         | Description                                                                          |  |
|---------|-------------------|--------------------------------------------------------------------------------------|--|
| LFRAME# | Input             | Active low signal indicates start of new cycle and termina-<br>tion of broken cycle. |  |
| LRESET# | Input             | Active low signal used as LPC Interface Reset. Same as PCI Reset on host.            |  |
|         |                   | Note: LRESET# is typically connected to the host<br>PCI RESET (PCIRST#) signal.      |  |
| LCLK    | Input             | PCI clock input (PCI_CLK)                                                            |  |
| SERIRQ  | Input/Output      | Serial IRQ pin used with the LCLK signal to transfer inter-<br>rupts to the host.    |  |
| CLKRUN# | Open-Drain Output | Clock Control for LCLK                                                               |  |

## TABLE 5-2: SIGNAL DESCRIPTION TABLE (CONTINUED)

## 5.4.2 REGISTER INTERFACES

The registers defined for the LPC Interface block are accessible by the various hosts as indicated in Section 5.9, "LPC Configuration Registers", Section 5.11, "EC-Only Registers" and Section 5.10, "Runtime Registers".

## 5.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 5.5.1 POWER DOMAINS

## TABLE 5-3:POWER SOURCES

| Name | Description                                                |  |
|------|------------------------------------------------------------|--|
|      | The LPC Interface block and registers are powered by VCC1. |  |

#### 5.5.2 CLOCK INPUTS

#### TABLE 5-4:CLOCK INPUTS

| Name | Description                                               |
|------|-----------------------------------------------------------|
| LCLK | This LPC Interface has a single clock input, called LCLK. |

**Note:** The PCI\_CLK input to LCLK can run at 19.2MHz to 33MHz. When the PCI\_CLK input frequency is from 19.2MHz (including 24MHz) to 33MHz the Handshake bit in the EC Clock Control Register must be set to a '1' to capture LPC transactions properly. See Section 5.11.4, "EC Clock Control Register," on page 96.

## 5.5.3 RESETS

#### TABLE 5-5: RESET SIGNALS

| Name       | Description                                                                                                                                                                                                                                       |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | Power on Reset to the block. This signal resets all the register and logic in this block to its default state.                                                                                                                                    |
| nSIO_RESET | This signal is used to indicate when the main power rail in the system is reset. The LPC interface is operational when main power is present. This signal is used to reset selected registers as defined in the Register Interfaces descriptions. |
| LRESET#    | The LRESET# signal comes from the LPC pin interface. This signal is defined in the Intel® Low Pin Count (LPC) Interface Specification, v1.1.                                                                                                      |

The following table defines the effective reset state that result from the combination of these three reset signals.

| VCC1_R<br>(Note 5 |                                                                                                                                                                                          | LRESET#<br>(Note 5-1, Note 5-4) | nSIO_RESET<br>(Note 5-3) | Reset State                         |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------|-------------------------------------|--|
| Assert            | ed                                                                                                                                                                                       | Х                               | Х                        | Resets all registers and logic      |  |
| Deasse            | rted                                                                                                                                                                                     | Asserted                        | Х                        | Resets selected registers and logic |  |
|                   |                                                                                                                                                                                          | Deasserted                      | Asserted                 | Resets selected registers           |  |
|                   |                                                                                                                                                                                          |                                 | Deasserted               | Nothing is in Reset                 |  |
| Note 5-1          | Note 5-1 The EC can determine the state of the LRESET# input using registers in LPC Bus Monitor Register on page 95.                                                                     |                                 |                          |                                     |  |
| Note 5-2          | VCC1_RESET is asserted when VCC1 is turned off and is released after VCC1 is turned on. The VCC1_RESET will be released before the System Host is expected to attempt communication over |                                 |                          |                                     |  |

## TABLE 5-6: LPC Interface BLOCK RESET STATES

the LPC Interface.

Note 5-3 See the individual register descriptions to determine which registers are effected by nSIO RESET.

**Note 5-4** The LPC Interface will be ready to receive a new transaction when LRESET# is deasserted. See the individual register descriptions to determine which registers are effected by this reset.

In system, the LPC Interface is required to be operational in ACPI Sleep States S0 - S2. When the system enters Sleep States S3 - S5 the LPC interface must tristate its outputs. The following table shows the behavior of LPC output and input/output signals under reset conditions.

**Note:** See Section 5.8.1.3, "LPC Clock Run," on page 80 page 157 for LPC protocol dependent pin state transitions requirements.

#### TABLE 5-7: LPC INTERFACE SIGNALS BEHAVIOR ON RESET

| Pins     | VCC1_RESET | nSIO_RESET | LRESET#<br>Asserted |  |
|----------|------------|------------|---------------------|--|
| LAD[3:0] | Tri-state  | Tri-state  | Tri-State           |  |
| SERIRQ   | Tri-state  | Tri-state  | Tri-State           |  |
| CLKRUN#  | Tri-state  | Tri-state  | Tri-State           |  |

#### 5.6 Interrupts

This section defines the Interrupt Sources generated from this block.

| Source           | Description                                                                     |  |  |
|------------------|---------------------------------------------------------------------------------|--|--|
| LPC_INTERNAL_ERR | The LPC_INTERNAL_ERR event is sourced by bit D0 of the Host Bus Error Register. |  |  |

#### 5.7 Low Power Modes

The LPC Controller may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

The LPC Block has implemented an EC Clock Control Register to determine how the internal clocks are effected by the supported low power modes. See Section 5.11.4, "EC Clock Control Register," on page 96 for a description of these options.

## 5.8 Description

This LPC Controller is compliant with the Intel® Low Pin Count (LPC) Interface Specification, v1.1. Section 5.8.1, "LPC Controller Description" further clarifies which LPC Interface features have been implemented and qualifies any system specific requirements.

The LPC Controller claims only LPC transactions targeted for one of its peripherals. Section 5.8.2, on page 81, describes the mechanism for Claiming and Forwarding Transactions for Supported LPC Cycles. LPC transactions may be used to configure the chip and to access registers during operation. The mechanism to configure the chip is described in Section 5.8.3, "Configuration Port," on page 83.

LPC memory cycles may also be used to access the Base Address Registers of certain devices.

Once configured, the LPC peripherals implemented as logical devices on chip may use the SERIRQ to notify the host of an event. See Section 5.8.4, "Serial IRQs," on page 84.

## 5.8.1 LPC CONTROLLER DESCRIPTION

The following sections qualify the LPC features implemented according to the LPC Specification.

#### 5.8.1.1 Cycle Types Supported

The following cycle types are supported by the LPC Interface Controller. All other cycles that it does not support are ignored.

| <b>TABLE 5-8:</b> | LPC CYCLE TYPES SUPPORTED |
|-------------------|---------------------------|
|-------------------|---------------------------|

| СусІе Туре   | Transfer Size |
|--------------|---------------|
| I/O Read     | 1 byte        |
| I/O Write    | 1 byte        |
| Memory Read  | 1 byte        |
| Memory Write | 1 byte        |

When the LPC Controller detects a transaction targeted for this device it claims and forwards that transaction as defined in Section 5.8.2, "Claiming and Forwarding Transactions for Supported LPC Cycles," on page 81.

#### LPC I/O CYCLES

The system host may use LPC I/O cycles to read/write the I/O mapped configuration and runtime registers implemented in this device. See the Intel® Low Pin Count (LPC) Interface Specification, v1.1, Section 5.2 for definition of LPC I/O Cycles.

## LPC MEMORY CYCLES

The system host may use LPC memory cycles to access memory mapped registers implemented in this device. See the Intel® Low Pin Count (LPC) Interface Specification, v1.1, Section 5.1 for definition of LPC Memory Cycles.

## 5.8.1.2 LAD[3:0] Fields

The LAD[3:0] signals support multiple fields for each protocol as defined in section 4.2.1 LAD[3:0] of the Intel® Low Pin Count (LPC) Interface Specification, v1.1. The following sections further qualify the fields supported.

#### WAIT SYNCS ON LPC

LPC transactions that access registers located on the device require a minimum of two wait SYNCs on the LPC bus. The number of SYNCs may be larger if the internal bus is in use by the embedded controller, of if the data referenced by the host is not present in a register. The device always uses Long Wait SYNCs, rather than Short Wait SYNCs, when responding to an LPC bus request.

**Note:** All LPC transactions are synchronized to the LCLK and will complete with a maximum of 8 wait states, unless otherwise noted.

#### ERROR SYNCS ON LPC

The device does not issue ERROR SYNC cycles.

## 5.8.1.3 LPC Clock Run

## USING CLKRUN#

CLKRUN# is used to indicate the status of LCLK as well as to request that a stopped clock be started. See FIGURE 5-2: CLKRUN# System Implementation Example on page 81, an example of a typical system implementation using CLKRUN#.

LCLK Run Support can be enabled and disabled via SIRQ\_MODE as shown in Table 5-9, "LPC Controller CLKRUN# Function". When the SIRQ\_MODE is '0,' Serial IRQs are disabled, the CLKRUN# pin is disabled, and the affects of Interrupt requests on CLKRUN# are ignored. When the SIRQ\_MODE is '1,' Serial IRQs are enabled, the CLKRUN# pin is enabled, and the CLKRUN# support related to Interrupts requests as described in the section below is enabled.

The CLKRUN# pin is an open drain output and input. Refer to the PCI Mobile Design Guide Rev 1.0 for a description of the CLKRUN# function. If CLKRUN# is sampled "high", LCLK is stopped or stopping. If CLKRUN# is sampled "low", LCLK is starting or started (running).

#### CLKRUN# Support for Serial IRQ Cycle

If a logical device asserts or de-asserts an interrupt and CLKRUN# is sampled "high", the LPC Controller can request the restoration of the clock by asserting the CLKRUN# signal asynchronously (Table 5-9). The LPC Controller holds CLKRUN# low until it detects two rising edges of the clock. After the second clock edge, the controller must disable the open drain driver (Figure 5-3).

The LPC Controller must not assert CLKRUN# if it is already driven low by the central resource; i.e., the PCI CLOCK GENERATOR in Figure 5-2. The controller does not assert CLKRUN# under any conditions if the Serial IRQs are disabled.

The LPC Controller must not assert CLKRUN# unless the line has been de-asserted for two successive clocks; i.e., before the clock was stopped (Figure 5-3).

The LPC Controller does not assert CLKRUN# if it is already driven low by the central resource; i.e., the PCI CLOCK GENERATOR. The LPC Controller also does not assert CLKRUN# unless the signal has been de-asserted for two successive clocks; i.e., before the clock was stopped.

| SIRQ_MODE<br>(Note 5-5) | Internal Interrupt<br>Or DMA Request | CLKRUN# | Action         |
|-------------------------|--------------------------------------|---------|----------------|
| 0                       | X                                    | Х       | None           |
| 1                       | NO CHANGE                            | Х       | None           |
|                         | CHANGE (Note 5-6)                    | 0       | None           |
|                         |                                      | 1       | Assert CLKRUN# |

#### TABLE 5-9: LPC CONTROLLER CLKRUN# FUNCTION

**Note 5-5** SIRQ\_MODE is defined in Section 5.8.4.1, "Enabling SERIRQ Function," on page 84.

**Note 5-6** "Change" means either-edge change on any or all parallel IRQs routed to the Serial IRQ block. The "change" detection logic must run asynchronously to LCLK and regardless of the Serial IRQ mode; i.e., "continuous" or "quiet".

## FIGURE 5-2: CLKRUN# SYSTEM IMPLEMENTATION EXAMPLE



## FIGURE 5-3: CLOCK START ILLUSTRATION



#### Note 1: The signal "ANY CHANGE" is the same as "CHANGE/ASSERTION" in Table 5-9.

2: The LPC Controller must continually monitor the state of CLKRUN# to maintain LCLK until an active "any IRQ change" condition has been transferred to the host in a Serial IRQ cycle or "any DRQ assertion" condition has been transferred to the host in a DMA cycle. For example, if "any IRQ change or DRQ assertion" is asserted before CLKRUN# is de-asserted (not shown in Figure 5-3), the controller must assert CLKRUN# as needed until the Serial IRQ cycle or DMA cycle has completed.

#### 5.8.2 CLAIMING AND FORWARDING TRANSACTIONS FOR SUPPORTED LPC CYCLES

The following sections define how the LPC Controller determines if a cycle is targeted for one of the chip's logical devices and how that transaction is then forwarded to that logical device. The following sections include:

- Section 5.8.2.1, "I/O Transactions," on page 81
- Section 5.8.2.2, "Device Memory Transactions," on page 82

## 5.8.2.1 I/O Transactions

The system host will generate I/O commands to communicate with I/O peripherals, such as Keyboard Controller, UART, etc. The LPC Controller claims only I/O transactions targeted to it and it ignores all others. The following sections describe how I/O transactions are claimed and forwarded to access the Runtime and Configuration registers.

## CLAIMING LPC I/O TRANSACTIONS

The LPC Controller claims an I/O transaction that is targeted for one of its peripherals (also referred to as logical devices). A Base Address Register has been implemented for each logical device. See Section 5.9.3, "I/O Base Address Registers (BARs)," on page 91. If one of the addresses programmed in the Logical Device Base Address Registers matches an LPC I/O address using the following relationship, the LPC Controller will claim the LPC bus cycle:

(LPC Address & ~BAR.MASK) == (BAR.LPC\_Address & ~BAR.MASK) && (BAR.Valid == 1)

**Note:** The LPC Controller's Base Address register is used to define the Base I/O Address of the Configuration Port.

#### FORWARDING I/O TRANSACTIONS

The system host will use I/O transactions to access the Configuration and Runtime registers.

To access the Runtime registers, the host must configure the I/O Base Address Registers (BARs), which are accessible via the Configuration Port. The Configuration Port, Logical Device Ch, is located at the Base I/O Address programmed in the BAR Configuration register located at offset 60h.

If the I/O transaction matches the BAR of Logical Device Ch, the transaction will be forwarded to the Configuration Port, otherwise the transaction will be forwarded to the Runtime Registers of the targeted logical device.

Each Logical Device may have up to 128 Contiguous Runtime Registers. The Runtime Registers are located at a defined offset from the Logical Device's base address. The host can directly access these registers with a standard LPC I/O command.

The Logical Device number for the matching device is located in the Frame field of the BAR. When matching LPC I/O addresses, the LPC Controller ignores address bits that correspond to '1b' bits in the MASK field.

For illustration purposes only, lets examine two types of logical devices (these may or may not reside in this design).

#### Example 1:

The Keyboard Controller (8042 Interface) Base Address Register has 60h in the LPC Address field, the Frame field is 01h, and the MASK field is 04h. Because of the single '1b' bit in MASK, the BAR will match LPC I/O patterns in the form '0000\_0000\_0110\_0x00b', so both 60h and 64h will be matched and claimed by the LPC Controller.

#### Example 2:

If a standard 16550 UART was located at LPC I/O address 238h, then the UART Receive buffer would appear at address 238h and the Line Status register at 23Dh. If the BAR for the UART was set to 0238\_8047h, then the UART will be matched at I/O address 238h.

#### 5.8.2.2 Device Memory Transactions

Alternatively, LPC memory transactions can be used to access certain logical devices. The LPC Controller claims a memory transaction that is targeted for one of these logical devices. A Device Memory Base Address Register has been implemented for the logical devices listed in Table 5-17, "Device Memory Base Address Register Default Values," on page 93.

On every LPC bus Memory access all Base Address Registers are checked in parallel and if any matches the LPC memory address the MEC1322 claims the bus cycle. The memory address is claimed as described in I/O Transactions except that the LPC memory cycle address is 32 bits instead of the 16 bit I/O cycle address.

Software should insure that no two BARs map the same LPC memory address. If two BARs do map to the same address, the BAR\_Conflict bit in the Host Bus Error Register is set when an LPC access targeting the BAR Conflict address. An EC interrupt can be generated.

Each Device Memory BAR is 48 bits wide. The format of each Device Memory BAR is summarized in Device Memory Base Address Register Format. An LPC memory request is translated by the Device Memory BAR into an 8-bit read or write transaction on the AHB bus. The 32-bit LPC memory address is translated into a 24-bit AHB address

The Base Address Register Table is itself part of the AHB address space. It resides in the Configuration quadrant of Logical Device Ch, the LPC Interface.

## 5.8.3 CONFIGURATION PORT

The LPC Host can access the Chip's Configuration Registers through the Configuration Port when CONFIG MODE is enabled. The device defaults to CONFIG MODE being disabled.

#### Note: The data read from the Configuration Port Data register is undefined when CONFIG MODE is not enabled.

The Configuration Port is composed of an INDEX and DATA Register. The INDEX register is used as an address pointer to an 8-bit configuration register and the DATA register is used to read or write the data value from the indexed configuration register. Once CONFIG MODE is enabled, reading the Configuration Port Data register will return the data value that is in the indexed Configuration Register.

If no value was written to the INDEX register, reading the Data Register in the Configuration Port will return the value in Configuration Address location 00h (default).

| Default I/O<br>Address<br>(Note 5-7) | Туре         | Register Name | Relative Address                      | Default<br>Value | Notes    |
|--------------------------------------|--------------|---------------|---------------------------------------|------------------|----------|
| 002Eh                                | Read / Write | INDEX         | Configuration Port's Base Address + 0 | 00h              | Note 5-7 |
| 002Fh                                | Read / Write | DATA          | Configuration Port's Base Address + 1 | 00h              |          |

TABLE 5-10: CONFIGURATION PORT

**Note 5-7** The default Base I/O Address of the Configuration Port can be relocated by programming the BAR register for Logical Device Ch (LPC/Configuration Port) at offset 60h. The Relative Address shows the general case for determining the I/O address for each register.

#### 5.8.3.1 Enable CONFIG MODE

The INDEX and DATA registers are effective only when the chip is in CONFIG MODE. CONFIG MODE is enabled when the Config Entry Key is successfully written to the I/O address of the INDEX register of the CONFIG PORT while the CONFIG MODE is disabled (see Section 5.8.3.2, "Disable CONFIG MODE").

Config Entry Key = < 55h>

#### 5.8.3.2 Disable CONFIG MODE

CONFIG MODE defaults to disabled on a VCC1\_RESET, nSIO\_RESET, and when LRESET# is asserted. CONFIG MODE is also disabled when the following Config Exit Key is successfully written to the I/O address of the INDEX PORT of the CONFIG PORT while CONFIG MODE is enabled.

Config Exit Key = < AAh>

#### 5.8.3.3 Configuration Sequence Example

To program the configuration registers, the following sequence must be followed:

- 1. Enable Configuration State
- 2. Program the Configuration Registers
- 3. Disable Configuration State.

The following is an example of a configuration program in Intel 8086 assembly language.

;-----. ; ENABLE CONFIGURATION STATE ;-----' MOV DX, CONFIG PORT BASE ADDRESS AX,055H; Config Entry Key MOV OUT DX,AL ;-----; CONFIGURE BASE ADDRESS, ; LOGICAL DEVICE 8 ;-----' DX, CONFIG PORT BASE ADDRESS MOV MOV AL,07H OUT DX, AL; Point to LD# Config Reg DX, CONFIG PORT BASE ADDRESS+1 MOV

MOV AL. 08H OUT DX, AL; Point to Logical Device 8 DX, CONFIG\_PORT\_BASE\_ADDRESS MOV MOV AL,60H DX,AL ; Point to BASE ADDRESS REGISTER OUT DX, CONFIG PORT BASE ADDRESS+1 MOV MOV AL,02H OUT DX,AL ; Update BASE ADDRESS REGISTER ;-----. ; DISABLE CONFIGURATION STATE ; - - - ------MOV DX, CONFIG PORT BASE ADDRESS MOV AX, 0AAH; Config Exit Key OUT DX,AL.

## 5.8.4 SERIAL IRQS

The device supports the serial interrupt scheme, which is adopted by several companies, to transmit interrupt information to the system. The serial interrupt scheme adheres to the Serial IRQ Specification for PCI Systems Version 6.0..

5.8.4.1 Enabling SERIRQ Function

Each Serial IRQ channel defaults to disabled. To enable a Serial IRQ channel the host must program the Serial IRQ Configuration Registers on page 89.

5.8.4.2 TIMING DIAGRAMS for SERIRQ CYCLE

LCLK = LCLK pin

SERIRQ = Serial IRQ pin

Start Frame timing with source sampled a low pulse on IRQ1

## FIGURE 5-4: SERIAL INTERRUPTS WAVEFORM "START FRAME"



Start Frame pulse can be 4-8 clocks wide.

Stop Frame Timing with Host using 17 SERIRQ sampling period





Stop pulse is two clocks wide for Quiet mode, three clocks wide for Continuous mode.

There may be none, one, or more Idle states during the Stop Frame.

The next SERIRQ cycle's Start Frame pulse <u>may</u> or may not start immediately after the turn-around clock of the Stop Frame.

## 5.8.4.3 SERIRQ Cycle Control

#### SERIRQ START FRAME

There are two modes of operation for the SERIRQ Start Frame.

#### Quiet (Active) Mode

Any device may initiate a Start Frame by driving the SERIRQ low for one clock, while the SERIRQ is Idle. After driving low for one clock, the SERIRQ must immediately be tri-stated without at any time driving high. A Start Frame may not be initiated while the SERIRQ is active. The SERIRQ is Idle between Stop and Start Frames. The SERIRQ is active between Start and Stop Frames. This mode of operation allows the SERIRQ to be Idle when there are no IRQ/Data transitions which should be most of the time.

Once a Start Frame has been initiated, the host controller will take over driving the SERIRQ low in the next clock and will continue driving the SERIRQ low for a programmable period of three to seven clocks. This makes a total low pulse width of four to eight clocks. Finally, the host controller will drive the SERIRQ back high for one clock then tri-state.

Any SERIRQ Device which detects any transition on an IRQ/Data line for which it is responsible must initiate a Start Frame in order to update the host controller unless the SERIRQ is already in an SERIRQ Cycle and the IRQ/Data transition can be delivered in that SERIRQ Cycle.

#### Continuous (Idle) Mode

Only the Host controller can initiate a Start Frame to update IRQ/Data line information. All other SERIRQ agents become passive and may not initiate a Start Frame. SERIRQ will be driven low for four to eight clocks by host controller. This mode has two functions. It can be used to stop or idle the SERIRQ or the host controller can operate SERIRQ in a continuous mode by initiating a Start Frame at the end of every Stop Frame.

An SERIRQ mode transition can only occur during the Stop Frame. Upon reset, SERIRQ bus is defaulted to continuous mode, therefore only the host controller can initiate the first Start Frame. Slaves must continuously sample the Stop Frames pulse width to determine the next SERIRQ Cycle's mode.

#### SERIRQ DATA FRAME

Once a Start Frame has been initiated, the LPC Controller will watch for the rising edge of the Start Pulse and start counting IRQ/Data Frames from there. Each IRQ/Data Frame is three clocks: Sample phase, Recovery phase, and Turnaround phase. During the sample phase, the LPC Controller must drive the SERIRQ (SIRQ pin) low, if and only if, its last detected IRQ/Data value was low. If its detected IRQ/Data value is high, SERIRQ must be left tri-stated. During the recovery phase, the LPC Controller must drive the SERIRQ high, if and only if, it had driven the SERIRQ low during the previous sample phase. During the turn-around phase, the controller must tri-state the SERIRQ. The device drives the SERIRQ line low at the appropriate sample point if its associated IRQ/Data line is low, regardless of which device initiated the start frame. The Sample phase for each IRQ/Data follows the low to high transition of the Start Frame pulse by a number of clocks equal to the IRQ/Data Frame times three, minus one e.g. The IRQ5 Sample clock is the sixth IRQ/Data Frame, then the sample phase is  $\{(6 \times 3) - 1 = 17\}$  the seventeenth clock after the rising edge of the Start Pulse.

| SERIRQ Period | Signal Sampled | # of Clocks Past Start |
|---------------|----------------|------------------------|
| 1             | Not Used       | 2                      |
| 2             | IRQ1           | 5                      |
| 3             | IRQ2           | 8                      |
| 4             | IRQ3           | 11                     |
| 5             | IRQ4           | 14                     |
| 6             | IRQ5           | 17                     |
| 7             | IRQ6           | 20                     |
| 8             | IRQ7           | 23                     |
| 9             | IRQ8           | 26                     |
| 10            | IRQ9           | 29                     |
| 11            | IRQ10          | 32                     |
| 12            | IRQ11          | 35                     |
| 13            | IRQ12          | 38                     |
| 14            | IRQ13          | 41                     |
| 15            | IRQ14          | 44                     |
| 16            | IRQ15          | 47                     |

TABLE 5-11:SERIRQ SAMPLING PERIODS

The SIRQ data frame will now support IRQ2 from a logical device; previously SERIRQ Period 3 was reserved for use by the System Management Interrupt (LSMI#). When using Period 3 for IRQ2, the user should mask off the SMI via the ESMI Mask Register. Likewise, when using Period 3 for LSMI#, the user should not configure any logical devices as using IRQ2.

SERIRQ Period 14 is used to transfer IRQ13. Each Logical devices will have IRQ13 as a choice for their primary interrupt.

## STOP CYCLE CONTROL

Once all IRQ/Data Frames have completed, the host controller will terminate SERIRQ activity by initiating a Stop Frame. Only the host controller can initiate the Stop Frame. A Stop Frame is indicated when the SERIRQ is low for two or three clocks. If the Stop Frame's low time is two clocks, then the next SERIRQ cycle's sampled mode is the Quiet mode; and any SERIRQ device may initiate a Start Frame in the second clock or more after the rising edge of the Stop Frame's pulse. If the Stop Frame's low time is three clocks, then the next SERIRQ cycle's sampled mode is the continuous mode, and only the host controller may initiate a Start Frame in the second clock or more after the rising edge of the Stop Frame's pulse.

## 5.8.4.4 Latency

Latency for IRQ/Data updates over the SERIRQ bus in bridge-less systems with the minimum IRQ/Data Frames of 17 will range up to 96 clocks ( $3.84\mu$ S with a 25 MHz LCLK or  $2.88\mu$ s with a 33 MHz LCLK).

Note: If one or more PCI to PCI Bridge is added to a system, the latency for IRQ/Data updates from the secondary or tertiary buses will be a few clocks longer for synchronous buses, and approximately double for asynchronous buses.

#### 5.8.4.5 EOI/ISR Read Latency

Any serialized IRQ scheme has a potential implementation issue related to IRQ latency. IRQ latency could cause an EOI or ISR Read to precede an IRQ transition that it should have followed. This could cause a system fault. The host interrupt controller is responsible for ensuring that these latency issues are mitigated. The recommended solution is to delay EOIs and ISR Reads to the interrupt controller by the same amount as the SERIRQ Cycle latency in order to ensure that these events do not occur out of order.

## 5.8.4.6 AC/DC Specification Issue

All Serial IRQ agents must drive/sample SERIRQ synchronously related to the rising edge of LCLK. The SERIRQ pin uses the electrical specification of the PCI bus. Electrical parameters will follow the PCI Local Bus Specification, Rev. 2.2 definition of "sustained tri-state."

## 5.8.4.7 Reset and Initialization

The SERIRQ bus uses LRESET# as its reset signal and follows the PCI bus reset mechanism. The SERIRQ pin is tristated by all agents while LRESET# is active. With reset, SERIRQ slaves and bridges are put into the (continuous) Idle mode. The host controller is responsible for starting the initial SERIRQ cycle to collect system's IRQ/Data default values. The system then follows with the Continuous/Quiet mode protocol (Stop Frame pulse width) for subsequent SERIRQ cycles. It is the host controller's responsibility to provide the default values to the 8259's and other system logic before the first SERIRQ cycle is performed. For SERIRQ system suspend, insertion, or removal application, the host controller should be programmed into Continuous (IDLE) mode first. This is to ensure the SERIRQ bus is in Idle state before the system configuration changes.

## 5.8.4.8 SERIRQ Interrupts

The LPC Controller routes Logical Device interrupts onto SIRQ stream frames IRQ[0:15]. Routing is controlled by the SIRQ Interrupt Configuration Registers. There is one SIRQ Interrupt Configuration Register for each accessible SIRQ Frame (IRQ); all 16 registers are listed in Table 5-15, "SIRQ Interrupt Configuration Register Map".

The format for each SIRQ Interrupt Configuration Register is described in Section 5.9.2.1, "SIRQ Configuration Register Format," on page 90. Each Logical Device can have up to two LPC SERIRQ interrupts. When the device is polled by the host, each SIRQ frame routes the level of the Logical Device interrupt (selected by the corresponding SIRQ Interrupt Configuration Register) to the SIRQ stream.

## 5.8.4.9 SERIRQ Routing

Each SIRQ Interrupt Configuration Register controls a series of multiplexers which route to a single Logical Device interrupt as illustrated in FIGURE 5-6: SIRQ Routing Internal Logical Devices on page 88. The following table defines the Serial IRQ routing for each logical device implemented in the chip.

| SIRQ Interrupt Configuration<br>Register |        | guration | Logical Device Interrupt Source              |                  |  |
|------------------------------------------|--------|----------|----------------------------------------------|------------------|--|
| SELECT                                   | DEVICE | FRAME    | Logical Device<br>(Block Instance - Note 1:) | Interrupt Source |  |
| 0                                        | 0      | 0h       | EMI                                          | EC-to-Host       |  |
| 1                                        | 0      | 0h       | EMI                                          | Host Event       |  |
| 0                                        | 0      | 1h       | 8042 Keyboard Controller                     | KIRQ             |  |
| 1                                        | 0      | 1h       | 8042 Keyboard Controller                     | MIRQ             |  |
| 0                                        | 0      | 3h       | ACPI EC0                                     | EC_OBF           |  |
| 0                                        | 0      | 4h       | ACPI EC1                                     | EC_OBF           |  |
| 0                                        | 0      | 5h       | ACPI PM1 N/A                                 |                  |  |
| 0                                        | 0      | 6h       | Legacy Port92/GateA20                        | N/A              |  |
| 0                                        | 0      | 7h       | UART 0                                       | UART             |  |
| 0                                        | 0      | 9h       | Mailbox                                      | MBX_Host SIRQ    |  |
| 1                                        | 0      | 9h       | Mailbox MBX_Host_SMI                         |                  |  |

## TABLE 5-12: LOGICAL DEVICE SIRQ ROUTING

## TABLE 5-12: LOGICAL DEVICE SIRQ ROUTING (CONTINUED)

| SIRQ Interrupt Configuration<br>Register |        | guration | Logical Device Interrupt Source              |        |
|------------------------------------------|--------|----------|----------------------------------------------|--------|
| SELECT                                   | DEVICE | FRAME    | Logical Device<br>(Block Instance - Note 1:) |        |
| 0                                        | 0      | Bh       | RTC                                          | RTC    |
| 0                                        | 0      | Ch       | LPC interface                                | EC_IRQ |

**Note 1:** The Block Instance number is only included if there are multiple instantiations of a block. Otherwise, single block instances do not require this differentiation.

## FIGURE 5-6: SIRQ ROUTING INTERNAL LOGICAL DEVICES



**Note:** Two Logical Devices cannot share a Serial IRQ.

## 5.9 LPC Configuration Registers

The configuration registers listed in Table 5-14, "Configuration Register Summary" are for a single instance of the LPC Interface. The addresses of each register listed in Table 5-14 are defined as a relative offset to the host "Begin Address" defined in Table 5-13.

| Instance NAME | nce NAME Instance<br>Number |     | Address Space                    | Begin Address<br>(Note 5-8 |  |
|---------------|-----------------------------|-----|----------------------------------|----------------------------|--|
| LPC Interface | 0                           | LPC | Configuration Port               | INDEX = 00h                |  |
| 0             |                             | EC  | 32-bit internal<br>address space | 400F_3300h                 |  |

**Note 5-8** The Begin Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 5-14: CONFIGURATION REGISTER SUMMARY

| Register Name                        | Offset         | Size | Notes |
|--------------------------------------|----------------|------|-------|
| LPC Activate Register                | 30h            | 8    |       |
| SIRQ Configuration Register Format   | 40h - 4Fh      | 8    |       |
| I/O Base Address Registers (BARs)    | See Table 5-16 | 32   |       |
| Device Memory Base Address Registers | See Table 5-17 | 48   |       |

## 5.9.1 LPC ACTIVATE REGISTER

The LPC Activate Register controls the LPC device itself. The Host can shut down the LPC Logical Device by clearing the Activate bit, but it cannot restart the LPC interface, since once the LPC interface is inactive the Host has no access to any registers on the device. The Embedded Controller can set or clear the Activate bit at any time.

| Offset | 30h                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event |
| 7:1    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RES  | -       | -              |
| 0      | ACTIVATE<br>1= Activate<br>When this bit is 1, the LPC Logical Device is powered and functional.<br>0= Deactivate<br>When this bit is 0, the logical device is powered down and inactive.<br>Except for the LPC Activate Register itself, clocks to the block are<br>gated and the LPC Logical Device will permit the ring oscillator to be<br>shut down (see Section 5.11.4, "EC Clock Control Register," on<br>page 96). LPC bus output pads will be tri-stated. | R/W  | Ob      | VCC1_R<br>ESET |

**APPLICATION NOTE:** The bit in the LPC Activate Register should not be written '0' to by the Host over LPC.

#### 5.9.2 SERIAL IRQ CONFIGURATION REGISTERS

The LPC Controller implements 16 IRQ channels that may be configured to be asserted by any logical device.

- For a description of the SIRQ Configuration Register format see Table 5-15, "SIRQ Interrupt Configuration Register Map," on page 90.
- For a summary of the SIRQ IRQ Configuration registers implemented see Table 5-16, "I/O Base Address Registers," on page 92.
- For a list of the SIRQ sources see Table 5-12, "Logical Device Sirq Routing," on page 87.

## 5.9.2.1 SIRQ Configuration Register Format

| Offset   | See Table    | 5-15, "SIRQ Interrupt Configuration Register Map," on page                                                                                                                                         | e 90. |          |                |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|----------------|
| Bits     |              | Description                                                                                                                                                                                        | Туре  | Default  | Reset<br>Event |
| 7        | selected for | 5 1, the first interrupt signal from the Logical Device is<br>or the SERIRQ vector. If this bit is 0, the second interrupt<br>in the Logical Device is selected.                                   | R/W   | Note 5-9 | nSIO_R<br>ESET |
|          | Note:        | The Keyboard Controller is an example of a Logical<br>Devices that requires a second interrupt signal. Most<br>Logical Devices require only a single interrupt and ignore<br>this field as result. |       |          |                |
| 6        | DEVICE       |                                                                                                                                                                                                    | R/W   | Note 5-9 | nSIO_R         |
|          | This field s | should always be set to 0 in order to enable a SERIRQ.                                                                                                                                             |       |          | ESET           |
| 5:0      | FRAME        |                                                                                                                                                                                                    | R/W   | Note 5-9 | nSIO_R         |
|          |              | bits select the Logical Device for on-chip devices as the the interrupt.                                                                                                                           |       |          | ESET           |
| Noto E Q | Note:        | The LPC Logical Device (Logical Device Number 0Ch)<br>can be used by the Embedded Controller to generate a<br>Serial Interrupt Request to the Host under software con-<br>trol.                    |       |          |                |

**Note 5-9** See Table 5-15, "SIRQ Interrupt Configuration Register Map," on page 90.

## 5.9.2.2 SIRQ Configuration Registers

## TABLE 5-15: SIRQ INTERRUPT CONFIGURATION REGISTER MAP

| Offset | Туре | Reset | Configuration Register Name |
|--------|------|-------|-----------------------------|
| 40h    | R/W  | FFh   | IRQ0                        |
| 41h    | R/W  | FFh   | IRQ1                        |
| 42h    | R/W  | FFh   | IRQ2                        |
| 43h    | R/W  | FFh   | IRQ3                        |
| 44h    | R/W  | FFh   | IRQ4                        |
| 45h    | R/W  | FFh   | IRQ5                        |
| 46h    | R/W  | FFh   | IRQ6                        |
| 47h    | R/W  | FFh   | IRQ7                        |
| 48h    | R/W  | FFh   | IRQ8                        |
| 49h    | R/W  | FFh   | IRQ9                        |
| 4Ah    | R/W  | FFh   | IRQ10                       |
| 4Bh    | R/W  | FFh   | IRQ11                       |
| 4Ch    | R/W  | FFh   | IRQ12                       |
| 4Dh    | R/W  | FFh   | IRQ13                       |
| 4Eh    | R/W  | FFh   | IRQ14                       |
| 4Fh    | R/W  | FFh   | IRQ15                       |

**Note:** A SERIRQ interrupt is deactivated by setting an entry in the SIRQ Interrupt Configuration Register Map to FFh, which is the default reset value.

## 5.9.3 I/O BASE ADDRESS REGISTERS (BARS)

The LPC Controller has implemented a Base Address Register (BAR) for each Logical Device in the LPC Configuration space.

- For a description of the Base Address Register format see Section 5.9.3.1, "I/O Base Address Register Format," on page 91.
- For a description of the BARs per Logical Device see Table 5-16, "I/O Base Address Registers," on page 92.

On every LPC bus I/O access the unmasked portion of the programmed LPC Host Address in each of the Base Address Registers are checked in parallel and if any matches the LPC I/O address the LPC Controller claims the bus cycle.

**Note:** Software should that insure that no two BARs map the same LPC I/O address. If two BARs do map to the same address, the LPC\_INTERNAL\_ERR and BAR\_CONFLICT status bits are set when an LPC access is targeting the address with the BAR conflict.

The format of each BAR is summarized in Section 5.9.3.1, "I/O Base Address Register Format," on page 91.

#### 5.9.3.1 I/O Base Address Register Format

Each LPC accessible logical device has a programmable Base Address Register. The following table defines the generic format used for all of these registers. See Table 5-16, "I/O Base Address Registers" for a list of all the Logical Device Base Address registers implemented.

| Offset | See Table 5-16, "I/O Base Address Registers," on page 92                                                                                                                                                                                                                                                    |                        |                   |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                 | Туре                   | Default           | Reset<br>Event |
| 31:16  | LPC Host Address<br>These 16 bits are used to match LPC I/O addresses                                                                                                                                                                                                                                       | R/W<br>(Note 5-<br>11) | See<br>Table 5-16 | Note 5-<br>10  |
| 15     | VALID<br>If this bit is 1, the BAR is valid and will participate in LPC matches. If<br>it is 0 this BAR is ignored                                                                                                                                                                                          | R/W                    | See<br>Table 5-16 | Note 5-<br>10  |
| 14     | DEVICE (device)<br>This bit combined with FRAME constitute the Logical Device Num-<br>ber. DEVICE identifies the physical location of the logical device.<br>This bit should always be set to 0.                                                                                                            | R                      | See<br>Table 5-16 | Note 5-<br>10  |
| 13:8   | FRAME<br>These 6 bits are used to specify a logical device frame number<br>within a bus. This field is multiplied by 400h to provide the frame<br>address within the peripheral bus address. Frame values for frames<br>corresponding to logical devices that are not present on the device<br>are invalid. | R                      | See<br>Table 5-16 | Note 5-<br>10  |
| 7:0    | MASK<br>These 8 bits are used to mask off address bits in the address match<br>between an LPC I/O address and the Host Address field of the<br>BARs, as described in Section 5.8.2.1, "I/O Transactions". A block of<br>up to 256 8-bit registers can be assigned to one base address.                      | R                      | See<br>Table 5-16 | Note 5-<br>10  |

Note 5-10 Offset 60h is the LPC Base Address register. The LPC Base Address register is only reset on VCC1\_RESET. However, bits[31:16] are reloaded on nSIO\_RESET with the value in the LPC BAR Init Register.

**Note 5-11** Bits[31:16] LPC Host Address bit field in the LPC Base Address register at offset 60h must be written LSB then MSB. This particular register has a shadow that lets the Host come in and write to the lower byte of the 16-bit address, and the resulting 16-bit LPC Host address field does not update. Writing to the upper byte triggers a full 16-bit field update.

## 5.9.3.2 Logical Device I/O BAR Description

The following table defines the LPC I/O BAR of each logical device implemented in the design.

#### TABLE 5-16: I/O BASE ADDRESS REGISTERS

|        |         |                       |               | Base Address Register Bit Field Descriptions |           |           |          |         |
|--------|---------|-----------------------|---------------|----------------------------------------------|-----------|-----------|----------|---------|
|        |         |                       |               | Bits                                         |           |           | Bits     | Bits    |
|        |         |                       |               | [D31:D16]                                    | Bit [D15] | Bit [D14] | [D13:D8] | [D6:D0] |
|        |         |                       |               | Default                                      |           |           |          |         |
|        | Logical |                       |               | LPC I/O                                      |           |           |          |         |
|        | Device  |                       |               | Host                                         |           |           |          |         |
| Offset | Number  | Logical Devices       | Reset Default | Address                                      | VALID     | DEVICE    | FRAME    | MASK    |
|        |         | LPC Interface         | 002E_0C01     |                                              |           |           |          |         |
| 60h    | С       | (Configuration Port)  | (Note 1)      | 002E                                         | 0         | 0         | С        | 1       |
|        |         |                       |               |                                              |           |           |          |         |
| 64h    | 0       | EMI 0                 | 0000_000F     | 0000                                         | 0         | 0         | 0        | F       |
| 68h    | 7       | UART 0                | 0000_0707     | 0000                                         | 0         | 0         | 7        | 7       |
| 78h    | 1       | 8042EM                | 0060_0104     | 0060                                         | 0         | 0         | 1        | 4       |
| 88h    | 3       | ACPI EC0              | 0062_0304     | 0062                                         | 0         | 0         | 3        | 4       |
| 8Ch    | 4       | ACPI EC1              | 0066_0407     | 0066                                         | 0         | 0         | 4        | 7       |
| 90h    | 5       | ACPI PM1              | 0000_0507     | 0000                                         | 0         | 0         | 5        | 7       |
| 94h    | 6       | Legacy Port92/GateA20 | 0092_0600     | 0092                                         | 0         | 0         | 6        | 0       |
| 98h    | 9       | Mailbox               | 0000_0901     | 0000                                         | 0         | 0         | 9        | 1       |
| 9Ch    | В       | RTC                   | 0000_0B3F     | 0000                                         | 0         | 0         | В        | 3F      |

Note 1: The default Base I/O Address of the Configuration Port can be relocated by programming the BAR register for Logical Device Ch (LPC/Configuration Port) at offset 60h.

Note 2: The FRAME and MASK fields for these Legacy devices are not used to determine which LPC I/O addresses to claim. The address range match is maintained within the blocks themselves.

#### 5.9.4 DEVICE MEMORY BASE ADDRESS REGISTERS

Some Logical Devices have a Memory Base Address Register. These Device Memory BARs are located in blocks of Configuration Registers in Logical Device 0Ch, in the AHB address range 400F\_33C0h through 400F\_33FFh. The following table defines the generic format used for all of these registers.

Each Device Memory BAR is 48 bits wide. The format of each Device Memory BAR is summarized in Device Memory Base Address Register Format. An LPC memory request is translated by the Device Memory BAR into an 8-bit read or write transaction on the AHB bus. The 32-bit LPC memory address is translated into a 24-bit AHB address

#### 5.9.4.1 Device Memory Base Address Register Format

| Offset | See Table 5-17, "Device Memory Base Address Register Default Values"                                                |      |                   |                |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------|------|-------------------|----------------|--|--|--|
| Bits   | Description                                                                                                         | Туре | Default           | Reset<br>Event |  |  |  |
| 47:16  | HOST_ADDRESS[31:0]<br>These 32 bits are used to match LPC memory addresses.                                         | R/W  | See<br>Table 5-17 | nSIO_R<br>ESET |  |  |  |
| 15     | VALID<br>If this bit is 1, the BAR is valid and will participate in LPC matches. If<br>it is 0 this BAR is ignored. | R/W  | See<br>Table 5-17 | nSIO_R<br>ESET |  |  |  |
| 14     | RESERVED                                                                                                            | RES  | -                 | -              |  |  |  |

| Offset | See Table 5-17, "Device Memory Base Address Register Default Val                                                                                                                                                                                                                                                            | ues"          |                   |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                 | Туре          | Default           | Reset<br>Event |
| 13:8   | FRAME<br>These 6 bits are used to specify a logical device frame number within<br>a bus. This field is multiplied by 400h to provide the frame address<br>within the peripheral bus address. In the MEC1322 Frame values for<br>frames corresponding to logical devices that are not present on the<br>MEC1322 are invalid. | Note 5-<br>12 | See<br>Table 5-17 | nSIO_R<br>ESET |
| 7:0    | MASK<br>These bits are used to mask off address bits in the address match<br>between an LPC memory address and the Host Address field of the<br>BARs, as described in the following section.                                                                                                                                | Note 5-<br>12 | See<br>Table 5-17 | nSIO_R<br>ESET |

**Note 5-12** The Mask and Frame fields of all logical devices are read-only except for 3h (ACPI EC Channel 0).

5.9.4.2 Device Memory Base Address Register Table

Table 5-17 lists the Base Address Registers for logical devices which have LPC memory access in the MEC1322.

LPC Memory cycle access is controlled by LPC Memory Base Address Registers. LPC Memory BAR registers are located in LDN Ch (LPC Interface) at AHB base address 400F\_3300h starting at the offset shown in Table 5-17.

| LPC offset in<br>CR space | Logical Device<br>Number | Logical Device | Memory BAR Default<br>Value | LPC Memory Address |
|---------------------------|--------------------------|----------------|-----------------------------|--------------------|
| C0h                       | 9h                       | Mailbox        | 0000_0000_0901h             | 0000_0000h         |
| C6h                       | 3h                       | ACPIEC0        | 0000_0062_0304h             | 0000_0062h         |
| CCh                       | 4h                       | ACPIEC1        | 0000_0066_0407h             | 0000_0066h         |
| D2h                       | 0h                       | EMI            | 0000_0000_000Fh             | 0000_0000h         |

TABLE 5-17: DEVICE MEMORY BASE ADDRESS REGISTER DEFAULT VALUES

Note 1: The VALID, DEVICE, FRAME and MASK fields are as shown in Table 5-16, "I/O Base Address Registers".

## 5.10 Runtime Registers

The runtime registers listed in Table 5-19, "Runtime Register Summary" are for a single instance of the LPC Interface. The addresses of each register listed in Table 5-19 are defined as a relative offset to the host "Begin Address" define in Table 5-2.

## TABLE 5-18: RUNTIME REGISTER ADDRESS RANGE TABLE

| INSTANCE NAME | INSTANCE<br>NUMBER | HOST | ADDRESS<br>SPACE | BEGIN ADDRESS                                    |
|---------------|--------------------|------|------------------|--------------------------------------------------|
| LPC Interface | 0                  | LPC  | LPC I/O          | Base I/O Address of<br>Logical Device Ch<br>+00h |

**Note 1:** The Begin Address indicates where the first register can be accessed in a particular address space for a block instance.

2: The LPC Runtime registers are only accessible from the LPC interface and are used to implement the LPC Configuration Port. They are not accessible by any other Host.

#### TABLE 5-19: RUNTIME REGISTER SUMMARY

| Offset | Register Name  |
|--------|----------------|
| 00h    | INDEX Register |
| 01h    | DATA Register  |

**Note:** The LPC Runtime Register space has been used to implement the INDEX and DATA registers in the Configuration Port. In CONFIG\_MODE, the Configuration Port is used to access the Configuration Registers.

#### 5.10.1 INDEX REGISTER

| Offset | 00h   |                                                                                                            |      |         |                |
|--------|-------|------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   |       | Description                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    |       | X register, which is part of the Configuration Port, is used er to a Configuration Register Address.       | R/W  | Oh      | VCC1_R<br>ESET |
|        | Note: | For a description of accessing the Configuration Port see Section 5.8.3, "Configuration Port," on page 83. |      |         |                |

## 5.10.2 DATA REGISTER

| Offset | 01h        |                                                                                                                                                                         |      |         |                |
|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   |            | Description                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 7:0    | read or wi | DATA<br>The DATA register, which is part of the Configuration Port, is used to<br>read or write data to the register currently being selected by the<br>INDEX Register. |      | 0h      | VCC1_R<br>ESET |
|        | Note:      | For a description of accessing the Configuration Port see<br>Section 5.8.3, "Configuration Port," on page 83                                                            |      |         |                |

## 5.11 EC-Only Registers

Note: EC-Only registers are not accessible by the LPC interface.

The registers listed in Table 5-21, "EC-Only Register Summary" are for a single instance of the LPC Interface. Their addresses are defined as a relative offset to the host base address defined in Table 5-20.

The following table defines the fixed host base address for each LPC Interface instance.

## TABLE 5-20: EC-ONLY REGISTER ADDRESS RANGE TABLE

| INSTANCE NAME | INSTANCE<br>NUMBER | HOST | ADDRESS<br>SPACE              | BEGIN ADDRESS |
|---------------|--------------------|------|-------------------------------|---------------|
| LPC Interface | 0                  | EC   | 32-bit internal address space | 400F_3100h    |

The Begin Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name             |
|--------|---------------------------|
| 04h    | LPC Bus Monitor Register  |
| 08h    | Host Bus Error Register   |
| 0Ch    | EC SERIRQ Register        |
| 10h    | EC Clock Control Register |
| 14h    | MCHP Test Register        |
| 18h    | MCHP Test Register        |
| 20h    | BAR Inhibit Register      |
| 24h    | MCHP Reserved             |
| 28h    | MCHP Reserved             |
| 2Ch    | MCHP Reserved             |
| 30h    | LPC BAR Init Register     |

## TABLE 5-21: EC-ONLY REGISTER SUMMARY

Note: MCHP Reserved registers are read/write registers. Modifying these registers may have unwanted results.

## 5.11.1 LPC BUS MONITOR REGISTER

| Offset | 04h                                                                                                                                                                                                                                      |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 31:2   | RESERVED                                                                                                                                                                                                                                 | RES  | -       | -              |
| 1      | LRESET_STATUS                                                                                                                                                                                                                            | R    | 0h      | VCC1_R<br>ESET |
|        | This bit reflects the state of the LRESET# input pin. The LRE-<br>SET_Status is the inverse of the LRESET# pin.                                                                                                                          |      |         |                |
|        | When the LRESET_Status bit is '0b', the LRESET# input pin is de-<br>asserted (that is, the pin has the value '1b'). When the LRESET_Sta-<br>tus bit is '1b', the LRESET# input pin is asserted (that is, the pin has<br>the value '0b'). |      |         |                |
| 0      | MCHP Reserved                                                                                                                                                                                                                            | R    | 0h      | VCC1_R<br>ESET |

## 5.11.2 HOST BUS ERROR REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 31:8   | ErrorAddress[23:16]<br>This 24-bit field captures the 24-bit internal address of every LPC<br>transaction whenever the bit LPC_INTERNAL_ERR in this register<br>is 0. When LPC_INTERNAL_ERR is 1 this register is not updated<br>but retains its previous value. When bus errors occur this field saves<br>the address of the first address that caused an error. | R    | 0h      | VCC1_R<br>ESET |
| 5      | DMA_ERR<br>This bit is set to 1 whenever EN_INTERNAL_ERR is 1 and an LPC<br>DMA access causes an internal bus error. Once set, it remains set<br>until cleared by being written with a 1.                                                                                                                                                                         | R/WC | 0h      | VCC1_R<br>ESET |

| Offset | 08h                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 4      | CONFIG_ERR<br>This bit is set to 1 whenever EN_INTERNAL_ERR is 1 and an LPC<br>Configuration access causes an internal bus error. Once set, it<br>remains set until cleared by being written with a 1.                                                                                            | R/WC | 0h      | VCC1_R<br>ESET |
| 3      | RUNTIME_ERR<br>This bit is set to 1 whenever EN_INTERNAL_ERR is 1 and an LPC<br>I/O access causes an internal bus error. This error will only occur if a<br>BAR is misconfigured. Once set, it remains set until cleared by being<br>written with a 1.                                            | R/WC | Oh      | VCC1_R<br>ESET |
| 2      | BAR_CONFLICT<br>This bit is set to 1 whenever a BAR conflict occurs on an LPC<br>address. A Bar conflict occurs when more than one BAR matches<br>the address during of an LPC cycle access. Once this bit is set, it<br>remains set until cleared by being written with a 1.                     | R/WC | Oh      | VCC1_R<br>ESET |
| 1      | EN_INTERNAL_ERR<br>When this bit is 0, only a BAR conflict, which occurs when two BARs<br>match the same LPC I/O address, will cause LPC_INTERNAL_ERR<br>to be set. When this bit is 1, internal bus errors will also cause<br>LPC_INTERNAL_ERR to be set.                                        | R/WC | 0h      | VCC1_R<br>ESET |
| 0      | LPC_INTERNAL_ERR<br>This bit is set whenever a BAR conflict or an internal bus error<br>occurs as a result of an LPC access. Once set, it remains set until<br>cleared by being written with a 1. This signal may be used to gener-<br>ate interrupts. See Section 5.6, "Interrupts," on page 78. | R/WC | 0h      | VCC1_R<br>ESET |

## 5.11.3 EC SERIRQ REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                              |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 31:1   | RESERVED                                                                                                                                                                                                                                         | RES  | -       | -              |
| 0      | EC_IRQ<br>If the LPC Logical Device is selected as the source for a Serial Inter-<br>rupt Request by an Interrupt Configuration register (see Section<br>5.8.4.8, "SERIRQ Interrupts," on page 87), this bit is used as the<br>interrupt source. | R/W  | Oh      | VCC1_R<br>ESET |

## 5.11.4 EC CLOCK CONTROL REGISTER

| Offset | 10h                                                                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:3   | RESERVED                                                                                                                                                                                                                             | RES  | -       | -              |
| 2      | Handshake<br>This bit controls throughput of LPC transactions.<br>When this bit is a '0' the part supports a 33MHz PCI Clock. When<br>this bit is a '1', the part supports a PCI Clock from 19.2MHz (includ-<br>ing 24MHz) to 33MHz. | RES  | 1h      | VCC1_<br>RESET |

# MEC1322

| Offset | 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |  |  |
| 1:0    | Clock_Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W  | 0h      | VCC1<br>RESE   |  |  |
|        | This field controls when the host interface will permit the internal ring oscillator to be shut down. The choices are as follows:<br><b>Oh</b> : Reserved<br><b>1h</b> : The host interface will permit the internal clocks to be shut down if the CLKRUN# signals "CLOCK STOP" and there are no pending serial interrupt request or DMA requests from devices associated with the device. The CLKRUN# signals "CLOCK STOP" by CLKRUN# being high for 5 LPCCLK's after the raising edge of CLKRUN#<br><b>2h</b> : The host interface will permit the ring oscillator to be shut down after the completion of every LPC transaction. This mode may cause an increase in the time to respond to LPC transactions if the ring oscillator is off when the LPC transaction is detected.<br><b>3h</b> : The ring oscillator is not permitted to shut down as long as the host interface is active. When the ACTIVATE bit in the LPC Activate Register is 0, the Host Interface will permit the ring oscillator to be shut down and the Clock_Control Field is ignored. The Clock_Control Field only effects the Host Interface when the ACTIVATE bit in the LPC Activate Register is 1.<br>Although the Host Interface can permit the internal oscillator to shut |      |         |                |  |  |
|        | down, it cannot turn the oscillator on in response to an LPC transac-<br>tion that occurs while the oscillator is off. In order to restart the oscil-<br>lator in order to complete an LPC transaction, EC firmware must<br>enable a wake interrupt on the LPC LFRAME# input. See the Appli-<br>cation Note in Section 15.8.1, "WAKE Generation" for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |  |  |

## 5.11.5 MCHP TEST REGISTER

| Offset | 14h           |      |         |                |
|--------|---------------|------|---------|----------------|
| Bits   | Description   | Туре | Default | Reset<br>Event |
| 31:8   | RESERVED      | RES  | _       | -              |
| 7:0    | MCHP Reserved | R    | 0h      | VCC1_R<br>ESET |

## 5.11.6 MCHP TEST REGISTER

| Offset | 18h           |      |         |                |
|--------|---------------|------|---------|----------------|
| Bits   | Description   | Туре | Default | Reset<br>Event |
| 31:2   | RESERVED      | RES  | -       | -              |
| 1      | MCHP Reserved | R/W  | 0h      | VCC1_R<br>ESET |
| 0      | MCHP Reserved | R/W  | 0h      | VCC1_R<br>ESET |

## 5.11.7 BAR INHIBIT REGISTER

| Offset | 20h                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:0   | BAR_Inhibit[31:0]<br>When bit <i>Di</i> of BAR_Inhibit is 1, the BAR for Logical Device <i>i</i> is dis-<br>abled and its addresses will not be claimed on the LPC bus, inde-<br>pendent of the value of the Valid bit in the BAR.The association<br>between bits in BAR_Inhibit and Logical Devices is illustrated in<br>Table 5-22, "BAR Inhibit Device Map". | R/W  | Oh      | VCC1_R<br>ESET |

## TABLE 5-22: BAR INHIBIT DEVICE MAP

| Bar Inhibit Bit | Logical Device Number |
|-----------------|-----------------------|
| 0               | 0h                    |
| 1               | 1h                    |
|                 |                       |
| •               | -                     |
| •               | -                     |
| 31              | 31h                   |

## 5.11.8 LPC BAR INIT REGISTER

| Offset | 30h                                                                            |      |         |                |
|--------|--------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                    | Туре | Default | Reset<br>Event |
| 15:0   | BAR_Init<br>This field is loaded into the LPC BAR at offset 60h on nSIO_RESET. | R/W  | 002Eh   | nSIO_R<br>ESET |

## 6.0 CHIP CONFIGURATION

## 6.1 Introduction

This chapter defines the mechanism to configure the device.

## 6.2 Terminology

This section documents terms used locally in this chapter. Common terminology that is used in the chip specification is captured in the Chip-Level Terminology section.

## TABLE 6-1: TERMINOLOGY

| Term                                   | Definition                                                                                                                                                                    |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Global Configuration Registers         | Registers used to configure the chip that are always accessible via the Configuration Port                                                                                    |
| Logical Device Configuration Registers | Registers used to configure a logical device in the chip. These registers are only accessible via the Configuration Port when enabled via the Global Configuration registers. |

## 6.3 Interface

This block is designed to be accessed via the Host accessible Configuration Port.

## FIGURE 6-1: BLOCK DIAGRAM OF CONFIGURATION PORT



**Note:** Each logical device has a bank of Configuration registers that are accessible at offsets 30h to FFh via the Configuration Port. The Logical Device number programmed in offset 07h determines which bank of configuration registers is currently accessible.

## 6.3.1 HOST INTERFACE

The registers defined for the Chip Configuration are accessible by the Configuration Port when the device is in CONFIG MODE. For a description of the Configuration Port and CONFIG MODE see the description of the LPC Interface.

## 6.4 Power, Clocks and Reset

This section defines the Power, Clock, and Reset input parameters to this block.

#### 6.4.1 POWER DOMAINS

#### TABLE 6-2: POWER SOURCES

| Name | Description                                                                         |
|------|-------------------------------------------------------------------------------------|
| VCC1 | The logic and registers implemented in this block reside on this single power well. |

#### 6.4.2 CLOCK INPUTS

This block does not require any special clock inputs.

#### 6.4.3 RESETS

#### TABLE 6-3: RESET SIGNALS

| Name | Description                                                                                                    |
|------|----------------------------------------------------------------------------------------------------------------|
|      | Power on Reset to the block. This signal resets all the register and logic in this block to its default state. |

## 6.5 Interrupts

This block does not generate any interrupts.

#### 6.6 Low Power Modes

This block always automatically adjusts to operate in the lowest power mode.

## 6.7 Description

The Chip Configuration Registers are divided into two groups: Global Configuration Registers and Logical Device Configuration registers. The following descriptions assume that the LPC interface has already been configured to operate in CONFIG MODE.

- Global Configuration Registers are always accessible via the LPC Configuration Port.
- The Logical Device Configuration registers are only accessible via the LPC Configuration Port when the corresponding Logical Device Number is loaded in the Logical Device Number register. The Logical Device Number register is a Global Configuration Register.

There are 48 8-bit Global Configuration Registers (at offsets 00h through 2Fh), plus up to 208 8-bit registers associated with each Logical Device. The Logical Device is selected with the Logical Device Number Register (Global Configuration Register 07h).

Sequence to Access Logical Device Configuration Register:

- a) Write the number of the Logical Device being accessed in the Logical Device Number Configuration Register by writing 07h into the INDEX PORT and the Logical Device Number into the DATA PORT.
- b) Write the address of the desired logical device configuration register to the INDEX PORT and then write or read the value of the configuration register through the DATA PORT.

**Note 1:** If accessing the Global Configuration Registers, step (a) is not required.

2: Any write to an undefined or reserved Configuration register is terminated normally on the LPC bus without any modification of state in the MEC1322. Any read to an undefined or reserved Configuration register returns FFh.

The following sections define the Global Configuration registers and the Logical Configuration registers.

#### 6.7.1 GLOBAL CONTROL/CONFIGURATION REGISTERS

As with all Configuration Registers, the INDEX PORT is used to select a Global Configuration Register in the chip. The DATA PORT is then used to access the selected register. The INDEX and DATA PORTs are defined in the LPC Interface description.

The Host can access all the Global Configuration registers at the offsets listed in Table 6-4, "Chip-Level (Global) Control/Configuration Registers" through the INDEX PORT and the DATA PORT.

The EC can access all the Global Configuration registers at the offsets listed in Table 6-4, "Chip-Level (Global) Control/Configuration Registers" from the base address shown in Table 6-6, "EC-Only Register Address Table," on page 102.

| Register                        | Offset    | Description                                                                                                                                         |  |  |
|---------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Chip (Global) Control Registers |           |                                                                                                                                                     |  |  |
| Reserved                        | 00h - 06h | Reserved - Writes are ignored, reads return 0.                                                                                                      |  |  |
| Logical Device Number           | 07h       | A write to this register selects the current logical device. This allows access to the control and configuration registers for each logical device. |  |  |
|                                 |           | <b>Note:</b> The Activate command operates only on the selected logical device.                                                                     |  |  |
| Reserved                        | 08h - 1Fh | Reserved - Writes are ignored, reads return 0.                                                                                                      |  |  |
| Device ID                       | 20h       | A read-only register which provides device identification:<br>Bits[7:0] = 15h                                                                       |  |  |
| Device Revision<br>Hard Wired   | 21h       | A read-only register which provides device revision information.<br>Bits[7:0] = current revision when read                                          |  |  |
| Reserved                        | 24h       | Reserved – writes are ignored, reads return "0".                                                                                                    |  |  |
| MCHP Reserved                   | 25h - 2Fh | MCHP Reserved.<br>This register locations are reserved for Microchip use. Modify-<br>ing these locations may cause unwanted results.                |  |  |

#### TABLE 6-4: CHIP-LEVEL (GLOBAL) CONTROL/CONFIGURATION REGISTERS

## 6.7.2 LOGICAL DEVICE CONFIGURATION REGISTERS

The Logical Device Configuration registers support motherboard designs in which the resources required by their components are known and assigned by the BIOS at POST.

Each logical device may have a set of directly I/O addressable Runtime Registers, Configuration Registers accessible via the Configuration Port, or DMA registers. The following table lists the register types for each LPC Host-accessible Logical Device implemented in the design. The Embedded Controller (EC) can access all Configuration Registers and all Runtime Registers directly.

| Logical<br>Device |                       | LPC I/O<br>Runtime | LPC I/O<br>Configuration |
|-------------------|-----------------------|--------------------|--------------------------|
| Number            | Logical Devices       | Access             | Access                   |
| 0                 | EMI0                  | yes                | no                       |
| 1                 | 8042EM                | no                 | yes                      |
| 3                 | ACPI EC0              | yes                | no                       |
| 4                 | ACPI EC1              | yes                | no                       |
| 5                 | ACPI PM1              | yes                | no                       |
| 6                 | Legacy Port92/GateA20 | yes                | yes                      |
| 7                 | UART 0                | yes                | yes                      |
| 9                 | Mailbox               | yes                | no                       |
| В                 | RTC                   | yes                | no                       |

## TABLE 6-5: HOST LOGICAL DEVICES ON MEC1322

## 6.8 EC-Only Registers

## TABLE 6-6: EC-ONLY REGISTER ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 6-1) |
|----------------|--------------------|------|----------------------------------|-------------------------|
| HOST_REGS      | 0                  | EC   | 32-bit internal<br>address space | 400F_FF00h              |

**Note 6-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

The chip-level (global) registers reside in Logical Device 3Fh at EC addresses 400F\_FF00h through 400F\_FF2Fh.

The EC can access all these registers at the addresses listed in Table 6-4, "Chip-Level (Global) Control/Configuration Registers," on page 101.

## 7.0 ARM M4F BASED EMBEDDED CONTROLLER

## 7.1 Introduction

This chapter contains a description of the ARM M4F Embedded Controller (EC).

The EC is built around an ARM<sup>®</sup> Cortex<sup>®</sup>-M4F Processor provided by Arm Ltd. (the "ARM M4F IP"). The ARM Cortex® M4F is a full-featured 32-bit embedded processor, implementing the ARMv7-M THUMB instruction set and FPU instruction set in hardware.

The ARM M4F IP is configured as a Von Neumann, Byte-Addressable, Little-Endian architecture. It provides a single unified 32-bit byte-level address, for a total direct addressing space of 4GByte. It has multiple bus interfaces, but these express priorities of access to the chip-level resources (Instruction Fetch vs. Data RAM vs. others), and they do not represent separate addressing spaces.

The ARM M4F IP has configurable options, which are selected as follows.

- Little-Endian byte ordering is selected at all times (hard-wired)
- **Bit Banding** feature is included for efficient bit-level access.
- Floating-Point Unit (FPU) is included, to implement the Floating-Point instruction set in hardware
- Debug features are included at "Ex+" level, defined as follows:
- DWT Unit provides 4 Data Watchpoint comparators and Execution Monitoring
- **FPB** Unit provides HW Breakpointing with 6 Instruction and 2 Literal (Read-Only Data) address comparators. The FPB comparators are also available for Patching: remapping Instruction and Literal Data addresses.
- Trace features are included at "Full" level, defined as follows:
- **DWT** for reporting breakpoints and watchpoints
- · ITM for profiling and to timestamp and output messages from instrumented firmware builds
- · ETM for instruction tracing, and for enhanced reporting of Core and DWT events
- The ARM-defined HTM trace feature is not currently included.
- NVIC Interrupt controller with 8 priority levels and up to 240 individually-vectored interrupt inputs.
- A Microchip-defined Interrupt Aggregator function (at chip level) may be used to group multiple interrupts onto single NVIC inputs.
- The ARM-defined WIC feature is not currently included.
- Microchip Interrupt Aggregator function (at chip level) is expected to provide Wake control instead.
- · The ARM-defined MPU feature is not currently included.
- · Memory Protection functionality is not expected to be necessary.

## 7.2 References

- ARM Limited: Cortex®-M4 Technical Reference Manual, DDI0439C, 29 June 2010
- ARM Limited: ARM®v7-M Architecture Reference Manual, DDI0403D, November 2010
- NOTE: Filename DDI0403D\_arm\_architecture\_v7m\_reference\_manual\_errata\_markup\_1\_0.pdf
- ARM® Generic Interrupt Controller Architecture version 1.0 Architecture Specification, IHI0048A, September 2008
- ARM Limited: AMBA® Specification (Rev 2.0), IHI0011A, 13 May 1999
- ARM Limited: AMBA® 3 AHB-Lite Protocol Specification, IHI0033A, 6 June 2006
- ARM Limited: AMBA® 3 ATB Protocol Specification, IHI0032A, 19 June 2006
- ARM Limited: Cortex-M™ System Design Kit Technical Reference Manual, DDI0479B, 16 June 2011
- ARM Limited: CoreSight<sup>™</sup> v1.0 Architecture Specification, IHI0029B, 24 March 2005
- ARM Limited: CoreSight™ Components Technical Reference Manual, DDI0314H, 10 July 2009
- ARM Limited: ARM® Debug Interface v5 Architecture Specification, IHI0031A, 8 February 2006
- ARM Limited: ARM® Debug Interface v5 Architecture Specification ADIv5.1 Supplement, DSA09-PRDC-008772, 17 August 2009
- ARM Limited: Embedded Trace Macrocell<sup>™</sup> (ETMv1.0 to ETMv3.5) Architecture Specification, IHI0014Q, 23 September 2011
- ARM Limited: CoreSight™ ETM™-M4 Technical Reference Manual, DDI0440C, 29 June 2010

## 7.3 Terminology

- 7.3.1 ARM IP TERMS AND ACRONYMS
- · Cortex-M4F
- The ARM designation for the specific IP selected for this product: a Cortex M4 processor core containing a hardware Floating Point Unit (FPU).
- ARMv7
- The identifying name for the general architecture implemented by the Cortex-M family of IP products.
- Note that ARMv7 has no relationship to the older "ARM 7" product line, which is classified as an "ARMv3" architecture, and is very different.
- FPU
- Floating-Point Unit: a subblock included in the Core for implementing the Floating Point instruction set in hardware.
- NVIC
- Nested Vectored Interrupt Controller subblock. Accepts external interrupt inputs. See documents ARM Limited: ARM®v7-M Architecture Reference Manual, DDI0403D, November 2010 and ARM® Generic Interrupt Controller Architecture version 1.0 Architecture Specification, IHI0048A, September 2008.
- FPB
- FLASH Patch Breakpoint subblock. Provides either Remapping (Address substitution) or Breakpointing (Exception or Halt) for a set of Instruction addresses and Data addresses. See Section 8.3 of ARM Limited: Cortex®-M4 Technical Reference Manual, DDI0439C, 29 June 2010.
- DAP
- Debug Access Port, a subblock consisting of **DP** and **AP** subblocks
- DP
- Any of the ports in the DAP subblock for connection to an off-chip Debugger. A single SWJ-DP option is currently selected for this function, providing JTAG connectivity.
- SWJ-DP
- · Serial Wire / JTAG Debug Port, the DP option selected by Microchip for the DAP.
- AP
- Any of the ports on the **DAP** subblock for accessing on-chip resources on behalf of the Debugger, independent of processor operations. A single **AHB-AP** option is currently selected for this function.
- AHB-AP
- AHB Access Port, the AP option selected by Microchip for the DAP.
- MEM-AP
- A generic term for an **AP** that connects to a memory-mapped bus on-chip. For this product, this term is synonymous with the AHB Access Port, **AHB-AP**.
- ROM Table
- A ROM-based data structure in the Debug section that allows an external Debugger and/or a FW monitor to determine which of the Debug features are present.
- DWT
- Data Watchdog and Trace subblock. This contains comparators and counters used for data watchpoints and Core
  activity tracing.
- ETM
- Embedded Trace Macrocell subblock. Provides enhancements for Trace output reporting, mostly from the **DWT** subblock. It adds enhanced instruction tracing, filtering, triggering and timestamping.
- ITM
- Instrumentation Trace Macrocell subblock. Provides a HW Trace interface for "printf"-style reports from instrumented firmware builds, with timestamping also provided.
- TPIU
- Trace Port Interface Unit subblock. Multiplexes and buffers Trace reports from the ETM and ITM subblocks.
- TPA
- Trace Port Analyzer: any off-chip device that uses the TPIU output.
- ATB

- Interface standard for Trace data to the TPIU from ETM and/or ITM blocks, Defined in AMBA 3. See ARM Limited: AMBA® 3 ATB Protocol Specification, IHI0032A, 19 June 2006.
- AMBA
- The collective term for bus standards originated by ARM Limited.
- AMBA 3 defines the IP's AHB-Lite and ATB bus interfaces.
- AMBA 2 (AMBA Rev. 2.0) defines the EC's AHB bus interface.
- AHB
- Advanced High-Performance Bus, a system-level on-chip AMBA 2 bus standard. See ARM Limited: AMBA® Specification (Rev 2.0), IHI0011A, 13 May 1999.
- AHB-Lite
- A Single-Master subset of the AHB bus standard: defined in the AMBA 3 bus standard. See ARM Limited: AMBA® 3 AHB-Lite Protocol Specification, IHI0033A, 6 June 2006.
- PPB
- Private Peripheral Bus: A specific APB bus with local connectivity within the EC.
- APB
- Advanced Peripheral Bus, a limited 32-bit-only bus defined in AMBA 2 for I/O register accesses. This term is relevant only to describe the PPB bus internal to the EC core. See ARM Limited: AMBA® Specification (Rev 2.0), IHI0011A, 13 May 1999.
- MPU
- Memory Protection Unit. This is an optional subblock that is not currently included.
- HTM
- AHB Trace Macrocell. This is an optional subblock that is not currently included.
- WIC
- Wake-Up Interrupt Controller. This is an optional subblock that is **not currently included**.

#### 7.3.2 MICROCHIP TERMS AND ACRONYMS

- PMU
- This Processor Memory Unit is a module that may be present at the chip level containing any memory resources that are closely-coupled to the MEC1322 EC. It manages accesses from both the EC processor and chip-level bus masters.
- Interrupt Aggregator
- This is a module that may be present at the chip level, which can combine multiple interrupt sources onto single interrupt inputs at the EC, causing them to share a vector.

## 7.4 ARM M4F IP Interfaces

This section defines only the interfaces to the ARM IP itself. For the interfaces of the entire block, see Section 7.5, "Block External Interfaces," on page 107.

The MEC1322 IP has the following major external interfaces, as shown in FIGURE 7-1: ARM M4F Based Embedded Controller I/O Block Diagram on page 107:

- · ICode AHB-Lite Interface
- DCode AHB-Lite Interface
- System AHB-Lite Interface
- Debug (JTAG) Interface
- Trace Port Interface
- Interrupt Interface

The EC operates on the model of a single 32-bit addressing space of byte addresses (4Gbytes, Von Neumann architecture) with Little-Endian byte ordering. On the basis of an internal decoder (part of the Bus Matrix shown in Figure 7-1), it routes Read/Write/Fetch accesses to one of three external interfaces, or in some cases internally (shown as the PPB interface). The EC executes instructions out of closely-coupled memory via the ICode Interface. Data accesses to closely-coupled memory are handled via the DCode Interface. The EC accesses the rest of the on-chip address space via the System AHB-Lite interface. The Debugger program in the host can probe the EC and all EC addressable memory via the JTAG debug interface.

Aliased addressing spaces are provided at the chip level so that specific bus interfaces can be selected explicitly where needed. For example, the EC's Bit Banding feature uses the System AHB-Lite bus to access resources normally accessed via the DCode or ICode interface.

## 7.5 Block External Interfaces



## FIGURE 7-1: ARM M4F BASED EMBEDDED CONTROLLER I/O BLOCK DIAGRAM

## 7.6 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 7.6.1 POWER DOMAINS

#### TABLE 7-1: POWER SOURCES

| Name | Description                                               |
|------|-----------------------------------------------------------|
| VCC1 | The ARM M4F Based Embedded Controller is powered by VCC1. |

## 7.6.2 CLOCK INPUTS

#### 7.6.2.1 Basic Clocking

The basic clocking comes from a free-running Clock signal provided from the chip level.

#### TABLE 7-2: CLOCK INPUTS

| Name                   | Description                                                                                                                                                                                        |                                                                                                                                                                                    |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 48 MHz Ring Oscillator | The EC clock derived from the 48 MHz Ring Oscillator is the clock source to the ARM M4F Based Embedded Controller. Division of the clock rate is allowed, according to the Processor Clock Enable. |                                                                                                                                                                                    |
|                        | Note:                                                                                                                                                                                              | The EC clock is controlled from the chip-level Power, Clocks,<br>and Reset (PCR) circuitry. See Section 3.9.8, "Processor<br>Clock Control Register (PROC_CLK_CNTRL)," on page 61. |

## 7.6.2.2 System Tick Clocking

The System Tick clocking is controlled by a signal from chip-level logic. It is the 48 MHz Ring Oscillator divided by the following:

- ((Processor Clock Divide Value)x2)+1.

#### 7.6.2.3 Debug JTAG Clocking

The Debug JTAG clocking comes from chip-level logic, which may multiplex or gate this clock. See Section 7.9.3, "Debugger Access Support," on page 111.

#### 7.6.2.4 Trace Clocking

The Clock for the Trace interface is identical to the 48 MHz Ring Oscillator input.

#### 7.6.3 RESETS

The reset interface from the chip level is given below.

#### TABLE 7-3: RESET SIGNALS

| Name           | Description                                                          |
|----------------|----------------------------------------------------------------------|
| EC_PROC_ RESET | The ARM M4F Based Embedded Controller is reset by EC_PROC_<br>RESET. |

## 7.7 Interrupts

The ARM M4F Based Embedded Controller is equipped with an Interrupt Interface to respond to interrupts. These inputs go to the IP's NVIC block after a small amount of hardware processing to ensure their detection at varying clock rates. See FIGURE 7-1: ARM M4F Based Embedded Controller I/O Block Diagram on page 107.

As shown in Figure 7-1, an Interrupt Aggregator block may exist at the chip level, to allow multiple related interrupts to be grouped onto the same NVIC input, and so allowing them to be serviced using the same vector. This may allow the same interrupt handler to be invoked for a group of related interrupt inputs. It may also be used to expand the total number of interrupt inputs that can be serviced.

Connections to the chip-level system are given in Table 15-3, "Interrupt Event Aggregator Routing Summary," on page 195.

The NMI (Non-Maskable Interrupt) connection is tied off and not used.

# 7.7.1 NVIC INTERRUPT INTERFACE

The NVIC interrupt unit can be wired to up to 240 interrupt inputs from the chip level. The interrupts that are actually connected from the chip level are defined in Table 15-3, "Interrupt Event Aggregator Routing Summary," on page 195.

All NVIC interrupt inputs can be programmed as either pulse or level triggered. They can also be individually masked, and individually assigned to their own hardware-managed priority level.

# 7.7.2 NVIC RELATIONSHIP TO EXCEPTION VECTOR TABLE ENTRIES

The Vector Table consists of 4-byte entries, one per vector. Entry 0 is not a vector, but provides an initial Reset value for the Main Stack Pointer. Vectors start with the Reset vector, at Entry #1. Entries up through #15 are dedicated for internal exceptions, and do not involve the NVIC.

NVIC entries in the Vector Table start with Entry #16, so that NVIC Interrupt #0 is at Entry #16, and all NVIC interrupt numbers are incremented by 16 before accessing the Vector Table.

The number of connections to the NVIC determines the necessary minimum size of the Vector Table, as shown below. It can extend as far as 256 entries (255 vectors, plus the non-vector entry #0).

A Vector entry is used to load the Program Counter (PC) and the EPSR.T bit. Since the Program Counter only expresses code addresses in units of two-byte Halfwords, bit[0] of the vector location is used to load the EPSR.T bit instead, selecting THUMB mode for exception handling. Bit[0] must be '1' in all vectors, otherwise a UsageFault exception will be posted (INVSTATE, unimplemented instruction set). If the Reset vector is at fault, the exception posted will be HardFault instead.

| Table Entry                                                          | Exception<br>Number | Exception                                  |  |
|----------------------------------------------------------------------|---------------------|--------------------------------------------|--|
|                                                                      |                     | Special Entry for Reset Stack Pointer      |  |
| 0 (none) Holds Reset Value for the Main Stack Pointer. Not a Vector. |                     |                                            |  |
|                                                                      |                     | Core Internal Exception Vectors start here |  |
| 1                                                                    | 1                   | Reset Vector (PC + EPSR.T bit)             |  |
| 2                                                                    | 2                   | NMI (Non-Maskable Interrupt) Vector        |  |
| 3                                                                    | 3                   | HardFault Vector                           |  |
| 4                                                                    | 4                   | MemManage Vector                           |  |
| 5                                                                    | 5                   | BusFault Vector                            |  |
| 6                                                                    | 6                   | UsageFault Vector                          |  |
| 7                                                                    | (none)              | (Reserved by ARM Ltd.)                     |  |
| 8                                                                    | (none)              | (Reserved by ARM Ltd.)                     |  |
| 9                                                                    | (none)              | (Reserved by ARM Ltd.)                     |  |
| 10                                                                   | (none)              | Reserved by ARM Ltd.)                      |  |
| 11                                                                   | 11                  | VCall Vector                               |  |
| 12                                                                   | 12                  | Debug Monitor Vector                       |  |
| 13                                                                   | (none)              | (Reserved by ARM Ltd.)                     |  |
| 14                                                                   | 14                  | PendSV Vector                              |  |
| 15                                                                   | 15                  | SysTick Vector                             |  |
|                                                                      |                     | NVIC Interrupt Vectors start here          |  |
| 16                                                                   | 16                  | NVIC Interrupt #0 Vector                   |  |
|                                                                      |                     |                                            |  |
|                                                                      |                     |                                            |  |
|                                                                      | •                   |                                            |  |
| n + 16                                                               | n + 16              | NVIC Interrupt #n Vector                   |  |
|                                                                      |                     |                                            |  |
|                                                                      |                     | ·                                          |  |
| · ·                                                                  |                     | •                                          |  |

TABLE 7-4: EXCEPTION AND INTERRUPT VECTOR TABLE LAYOUT

| Table Entry | Exception<br>Number | Exception                                                     |  |
|-------------|---------------------|---------------------------------------------------------------|--|
| max + 16    | max + 16            | VIC Interrupt #max Vector (Highest-numbered NVIC connection.) |  |
|             |                     | Table size may (but need not) extend further.                 |  |
|             |                     |                                                               |  |
| •           | •                   | •                                                             |  |
| 255         | 255                 | NVIC Interrupt #239 (Architectural Limit of Exception Table)  |  |

## TABLE 7-4: EXCEPTION AND INTERRUPT VECTOR TABLE LAYOUT (CONTINUED)

# 7.8 Low Power Modes

The ARM processor low power modes are handled through the Power, Clocks, and Resets registers, not directly through the ARM core registers. See Section 3.7, "Chip Power Management Features," on page 54.

The ARM processor can enter Sleep or Deep Sleep mode internally. This action will cause an output signal Clock Required to be turned off, allowing clocks to be stopped from the chip level. However, Clock Required will still be held active, or set to active, unless all of the following conditions exist:

- No interrupt is pending.
- An input signal Sleep Enable from the chip level is active.
- The Debug JTAG port is inactive (reset or configured not present).

In addition, regardless of the above conditions, a chip-level input signal Force Halt may halt the processor and remove Clock Required.

# 7.9 Description

#### 7.9.1 BUS CONNECTIONS

There are three bus connections used from MEC1322 EC block, which are directly related to the IP bus ports. See FIG-URE 7-1: ARM M4F Based Embedded Controller I/O Block Diagram on page 107.

For the mapping of addresses at the chip level, see Chapter 2.0, "Block Overview," on page 45.

#### 7.9.1.1 Closely Coupled Instruction Fetch Bus

As shown in Figure 7-1, the AHB-Lite ICode port from the IP is converted to a more conventional SRAM memory-style bus and connected to the on-chip memory resources with routing priority appropriate to Instruction Fetches.

#### 7.9.1.2 Closely Coupled Data Bus

As shown in Figure 7-1, the AHB-Lite DCode port from the IP is converted to a more conventional SRAM memory-style bus and connected to the on-chip memory resources with routing priority appropriate to fast Data Read/Write accesses.

#### 7.9.1.3 Chip-Level System Bus

As shown in Figure 7-1, the AHB-Lite System port from the IP is converted from AHB-Lite to fully arbitrated multi-master capability (the AMBA 2 defined AHB bus: see ARM Limited: AMBA® Specification (Rev 2.0), IHI0011A, 13 May 1999). Using this bus, all addressable on-chip resources are available. The multi-mastering capability supports the Microchip DMA and EMI features if present, as well as the Bit-Banding feature of the IP itself.

As also shown in Figure 7-1, the Closely-Coupled memory resources are also available through this bus connection using aliased addresses. This is required in order to allow Bit Banding to be used in these regions, but it also allows them to be accessed by DMA and other bus masters at the chip level.

**APPLICATION NOTE:** Registers with properties such as Write-1-to-Clear (W1C), Read-to-Clear and FIFOs need to be handled with appropriate care when being used with the bit band alias addressing scheme. Accessing such a register through a bit band alias address will cause the hardware to perform a read-modify-write, and if a W1C-type bit is set, it will get cleared with such an access. For example, using a bit band access to the Interrupt Aggregator, including the Interrupt Enables and Block Interrupt Status to clear an IRQ will clear all active IRQs.

# 7.9.2 INSTRUCTION PIPELINING

There are no special considerations except as defined by ARM documentation.

#### 7.9.3 DEBUGGER ACCESS SUPPORT

An external Debugger accesses the chip through a JTAG standard interface. The debugger itself, however, is not an ARM product, and its capabilities will depend on the third-party product selected for code development and debug.

As shown in FIGURE 7-1: ARM M4F Based Embedded Controller I/O Block Diagram on page 107, there may be other resources at the chip level that share the JTAG port pins; for example chip-level Boundary Scan. See Section 1.4.4, "JTAG Interface," on page 15 for configuring the JTAG pins at the chip level for Debug purposes.

#### 7.9.3.1 Debug and Access Ports (SWJ-DP and AHB-AP Subblocks)

These two subblocks work together to provide access to the chip for the Debugger using the Debug JTAG connection, as described in Chapter 4 of the ARM Limited: ARM® Debug Interface v5 Architecture Specification, IHI0031A, 8 February 2006.

## 7.9.4 BREAKPOINT, WATCHPOINT AND TRACE SUPPORT

See ARM Limited: ARM® Debug Interface v5 Architecture Specification, IHI0031A, 8 February 2006 and also ARM Limited: ARM® Debug Interface v5 Architecture Specification ADIv5.1 Supplement, DSA09-PRDC-008772, 17 August 2009. A summary of functionality follows.

Breakpoint and Watchpoint facilities can be programmed to do one of the following:

- Halt the processor. This means that the external Debugger will detect the event by periodically polling the state of the EC.
- Transfer control to an internal Debug Monitor firmware routine, by triggering the Debug Monitor exception (see Table 7-4, "Exception and Interrupt Vector Table Layout," on page 109).

#### 7.9.4.1 Instrumentation Support (ITM Subblock)

The Instrumentation Trace Macrocell (ITM) is for profiling software. This uses non-blocking register accesses, with a fixed low-intrusion overhead, and can be added to a Real-Time Operating System (RTOS), application, or exception handler. If necessary, product code can retain the register access instructions, avoiding probe effects.

#### 7.9.4.2 HW Breakpoints and ROM Patching (FPB Subblock)

The Flash Patch and Breakpoint (FPB) block. This block can remap sections of ROM, typically Flash memory, to regions of RAM, and can set breakpoints on code in ROM. This block can be used for debug, and to provide a code or data patch to an application that requires field updates to a product in ROM.

#### 7.9.4.3 Data Watchpoints and Trace (DWT Subblock)

The Debug Watchpoint and Trace (DWT) block provides watchpoint support, program counter sampling for performance monitoring, and embedded trace trigger control.

#### 7.9.4.4 Trace Interface (ETM and TPIU)

The Embedded Trace Macrocell (ETM) provides instruction tracing capability. For details of functionality and usage, see also ARM Limited: Embedded Trace Macrocell™ (ETMv1.0 to ETMv3.5) Architecture Specification, IHI0014Q, 23 September 2011 and ARM Limited: CoreSight™ ETM™-M4 Technical Reference Manual, DDI0440C, 29 June 2010.

The Trace Port Interface Unit (TPIU) provides the external interface for the ITM, DWT and ETM.

See Section 1.4.16, "Trace Debug Interface," on page 19 for configuring the Trace pins at the chip level for Trace output.

# 7.10 ARM Configuration

In order to function correctly, it is necessary to set the ARM Auxiliary Control Register (ACTLR), located at address 0xE-000E008, to 0x02. This sets bit[1], DISDEFWBUF, to 1. This must be done as soon as possible after Power On Reset, or register corruption may occur.

# 8.0 RAM AND ROM

#### SRAM

The 128KBytes SRAM (Code or Data) is allocated as follows:

- 96K Optimized for Code
- · 32K Optimized for Data.

Note: 120KBytes are available for application code as follows: 96K Optimized for Code, 24K Optimized for Data.

The distinction between "96KB optimized for instructions" and "32KB optimized for data" SRAMs: is as follows: The MEC1322 has two blocks of SRAM, one of 96KB and one of 32KB. Both can be used for either instructions or data. As long as the ARM fetches instructions from one SRAM and does loads and stores to the other, code and data accesses operate in parallel and there are no wait states. If on the same cycle the ARM fetches an instruction and does a load or a store to the same SRAM, either the code fetch will be delayed by one cycle or the data access will be delayed by one cycle. The 96KB SRAM is optimized for instructions, in that if the ARM accesses this SRAM for both instructions and data on the same cycle, the instruction fetch will complete in one cycle and the load/store will be delayed for one cycle. The 32KB SRAM is optimized for data, in that if the ARM accesses this SRAM for both instructions and data on the same cycle, the load/store will complete in once cycle and the instruction fetch will be delayed for one cycle. In both cases, the SRAM arbiter ensures that the arbitration loser will win on subsequent cycles and thus will not be locked out of the SRAM indefinitely. User applications, therefore, are free to allocate code and data anywhere in the 128KB SRAM address space, except that there will be an occasional small performance hit if both code and data are allocated in the same SRAM.

The application loader in the MEC1322 ROM requires the top 8KB of the 32KB SRAM in order to perform its functions. The user can therefore load a maximum of 120KB into SRAM using the ROM loader. Once the ROM application loader has completed its operation, the entire 128KB address space can be allocated to whatever functions, code or data, the user wishes.

The SRAM is located at EC Base address 00100000h in 32-bit internal address space.

Note: 120KB is available for application code in the address range 00100000h to 0011DFFFh

#### ROM

The 32KByte Boot ROM is located at EC Base address 00000000h in 32-bit internal address space.

Note: 30KB is available for application code in the address range 00000000h to 000077FFh

The memory map of the RAM and ROM is represented as follows:

FIGURE 8-1: MEMORY LAYOUT



# 9.0 EMBEDDED MEMORY INTERFACE (EMI)

# 9.1 Introduction

The Embedded Memory Interface (EMI) provides a standard run-time mechanism for the system host to communicate with the Embedded Controller (EC) and other logical components. The Embedded Memory Interface includes 13 byteaddressable registers in the Host's address space, as well as 22 bytes of registers that are accessible only by the EC. The Embedded Memory Interface can be used by the Host to access bytes of memory designated by the EC without requiring any assistance from the EC. The EC may configure these regions of memory as read-only, write-only, or read/write capable.

# 9.2 Interface

This block is designed to be accessed externally and internally via a register interface.



# FIGURE 9-1: I/O DIAGRAM OF BLOCK

# 9.3 Signal Description

There are no external signals associated with this block.

# 9.4 Host Interface

The registers defined for the Embedded Memory Interface (EMI) are accessible by the System Host and the Embedded Controller as indicated in Section 9.10, "EC-Only Registers" and Section 9.9, "Runtime Registers".

# 9.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 9.5.1 POWER DOMAINS

#### TABLE 9-1: POWER SOURCES

| Name Description |                                                                                     |
|------------------|-------------------------------------------------------------------------------------|
| VCC1             | The logic and registers implemented in this block reside on this single power well. |

# 9.5.2 CLOCK INPUTS

This block has no special clocking requirements. Host register accesses are synchronized to the host bus clock and EC register accesses are synchronized to the EC bus clock, thereby allowing the transactions to complete in one bus clock.

#### 9.5.3 RESETS

#### TABLE 9-2: RESET SIGNALS

| Name       | Description                                                        |
|------------|--------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all the logic and register in this block. |

# 9.6 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 9-3: SYSTEM INTERRUPTS

| Source     | Description                                                                                                                                                                                                                                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Host Event | This interrupt source for the SIRQ logic is generated when any of the EC_SWI bits are asserted and the corresponding EC_SWI_EN bits are asserted as well.<br>This event is also asserted if the host writes the EC-to-HOST Mailbox Register. |
| EC-to-Host | This interrupt source for the SIRQ logic is generated by the host writing the EC-to-HOST Mailbox Register.                                                                                                                                   |

#### TABLE 9-4: EC INTERRUPTS

| Source | Description                                                                                                        |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------|--|--|
|        | Interrupt source for the Interrupt Aggregator, generated by the host writ-<br>ing the HOST-to-EC Mailbox Register. |  |  |

#### 9.7 Low Power Modes

The Embedded Memory Interface (EMI) automatically enters low power mode when no transaction target it.

# **MEC1322**

# 9.8 Description



# FIGURE 9-2: EMBEDDED MEMORY INTERFACE BLOCK DIAGRAM

The Embedded Memory Interface (EMI) is composed of a mailbox, a direct memory interface, and an Application ID register.

The mailbox contains two registers, the HOST-to-EC Mailbox Register and the EC-to-HOST Mailbox Register, that act as a communication portal between the system host and the embedded controller. When the HOST-to-EC Mailbox Register is written an interrupt is generated to the embedded controller. Similarly, when the EC-to-HOST Mailbox Register is written an interrupt is generated to the system host. The source of the system host interrupt may be read in the Interrupt Source Register. These interrupt events may be individually prevented from generating a Host Event via the Interrupt Mask Register.

The direct memory interface, which is composed of a byte addressable 16-bit EC Address Register and a 32-bit EC Data Register, permits the Host to read or write a portion of the EC's internal address space. The embedded controller may enable up to two regions of the EC's internal address space to be exposed to the system host. The system host may access these memory locations without intervention or assistance from the EC.

The Embedded Memory Interface can be configured so that data transfers between the Embedded Memory Interface data bytes and the 32- bit internal address space may be multiple bytes, while Host I/O is always executed a byte at a time.

When the Host reads one of the four bytes in the Embedded Memory Interface data register, data from the internal 32bit address space, at the address defined by the Embedded Memory Interface address register, is returned to the Host. This read access will load 1, 2, or 4 bytes into the Data register depending on the configuration of the ACCESS\_TYPE bits. Similarly, writing one of the four bytes in the data register will write the corresponding byte(s) from the data register into the internal 32-bit address space as indicated by the ACCESS\_TYPE bits. This configuration option is done to ensure that data the EC treats as 16-bit or 32-bit will be consistent in the Host, even though one byte of the data may change between two or more 8-bit accesses by the Host.

In addition, there is an auto-increment function for the Embedded Memory Interface address register. When enabled, the Host can read or write blocks of memory in the 32- bit internal address space by repeatedly accessing the Embedded Memory Interface data register, without requiring Host updates to the Embedded Memory Interface address register.

Finally, the Application ID Register may be used by the host to provide an arbitration mechanism if more than one software thread requires access through the EMI interface. See Section 9.8.4, "Embedded Memory Interface Usage," on page 118 for more details.

## 9.8.1 EMBEDDED MEMORY MAP

Each Embedded Memory interface provides direct access for the Host into two windows in the EC 32-bit internal address space. This mapping is shown in Figure 9-3, "Embedded Memory Addressing":



FIGURE 9-3: EMBEDDED MEMORY ADDRESSING

The Base addresses, the Read limits and the Write limits are defined by registers that are in the EC address space and cannot be accessed by the Host. In each region, the Read limit need not be greater than the Write limit. The regions can be contiguous or overlapping. For example, if the Region 0 Read limit is set to 0 and the Write limit is set to a positive number, then the Embedded Memory interface defines a region in the EC memory that the EC can read and write but is write-only for the host. This might be useful for storage of security data, which the Host might wish to send to the EC but should not be readable in the event a virus invades the Host.

Each window into the EC memory can be as large as 32k bytes in the 32-bit internal address space. See FIGURE 8-1: Memory Layout on page 113 for host accessible regions.

# 9.8.2 EC DATA REGISTER

The 4 1-byte EC Data Byte registers function as a 32-bit register, which creates a 4 byte window into the Memory REGION being accessed. The 4-byte window is always aligned on a 4-byte boundary. Depending on the read/write configuration of the memory region being accessed, the bytes may be extracted from or loaded into memory as a byte, word, or a DWord. The ACCESS\_TYPE determines the size of the memory access. The address accessed is determined by the two EC\_Address byte registers, which together function as a 15-bit EC Address Register.

- A write to the EC Data Register when the EC Address is in a read-only or a no-access region, as defined by the Memory Base and Limit registers, will update the EC Data Register but memory will not be modified.
- A read to the EC Data Register when the EC Address is in a no-access region, as defined by the Memory Base and Limit registers, will not trigger a memory read and will not modify the EC Data Register. In auto-increment mode (ACCESS\_TYPE=11b), reads of Byte 3 of the EC Data Register will still trigger increments of the EC Address Register when the address is out of bounds, while writes of Byte 3 will not.

#### 9.8.3 ACCESS TYPES

The access type field (ACCESS\_TYPE in the EC Address LSB Register) defines the type of host access that occurs when the EC Data Register is read or written.

- 11: Auto-increment 32-bit access. This defines a 32-bit access, as in the 10 case. In addition, any read or write of Byte 3 in the EC Data Register causes the EC Data Register to be incremented by 1. That is, the EC\_Address field will point to the next 32-bit double word in the 32- bit internal address space.
- 10: 32-bit access. A read of Byte 0 in the EC Data Register causes the 32 bits in the 32- bit internal address space at an offset of EC\_Address to be loaded into the entire EC Data Register. The read then returns the contents of Byte 0. A read of Byte 1, Byte 2 or Byte 3 in the EC Data Register returns the contents of the register, without any update from the 32- bit internal address space.

A write of Byte 3 in the EC Data Register causes the EC Data Register to be written into the 32 bits in the 32-bit internal address space at an offset of EC\_Address. A write of Byte 0, Byte 1 or Byte 2 in the EC Data Register updates the contents of the register, without any change to the 32-bit internal address space.

01: 16-bit access. A read of Byte 0 in the EC Data Register causes the 16 bits in the 32- bit internal address space at an offset of EC\_Address to be loaded into Byte 0 and Byte 1 of the EC Data Register. The read then returns the contents of Byte 0. A read of Byte 2 in the EC Data Register causes the 16 bits in the 32- bit internal address space at an offset of EC\_Address+2 to be loaded into Byte 2 and Byte 3 of the EC Data Register. The read then returns the contents of Byte 2. A read of Byte 1 or Byte 3 in the EC Data Register return the contents of the register, without any update from the 32- bit internal address space.

A write of Byte 1 in the EC Data Register causes Bytes 1 and 0 of the EC Data Register to be written into the 16 bits in the 32- bit internal address space at an offset of EC\_Address. A write of Byte 3 in the EC Data Register causes Bytes 3 and 2 of the EC Data Register to be written into the 16 bits in the 32- bit internal address space at an offset of EC\_Address+2. A write of Byte 0 or Byte 2 in the EC Data Register updates the contents of the register, without any change to the 32- bit internal address space.

00: 8-bit access. Any byte read of Byte 0 through Byte 3 in the EC Data Register causes the corresponding byte within the 32-bit double word addressed by EC\_Address to be loaded into the byte of EC Data Register and returned by the read. Any byte write to Byte 0 through Byte 3 in the EC Data Register writes the corresponding byte within the 32-bit double word addressed by EC\_Address, as well as the byte of the EC Data Register.

#### 9.8.4 EMBEDDED MEMORY INTERFACE USAGE

The Embedded Memory Interface provides a generic facility for communication between the Host and the EC and can be used for many functions. Some examples are:

- Virtual registers. A block of memory in the 32-bit internal address space can be used to implement a set of virtual registers. The Host is given direct read-only access to this address space, referred to as peek mode. The EC may read or write this memory as needed.
- Program downloading. Because the Instruction Closely Coupled Memory is implemented in the same 32-bit internal address space, the Embedded Memory Interface can be used by the Host to download new program segments for the EC in the upper 32KB SRAM. The Read/Write window would be configured by the Host to point to the beginning of the loadable program region, which could then be loaded by the Host.
- Data exchange. The Read/Write portion of the memory window can be used to contain a communication packet. The Host, by default, "owns" the packet, and can write it at any time. When the Host wishes to communicate with the EC, it sends the EC a command, through the Host-to-EC message facility, to read the packet and perform

some operations as a result. When it is completed processing the packet, the EC can inform the Host, either through a message in the EC-to-Host channel or by triggering an event such as an SMI directly. If return results are required, the EC can write the results into the Read/Write region, which the Host can read directly when it is informed that the EC has completed processing. Depending on the command, the operations could entail update of virtual registers in the 32-bit internal address space, reads of any register in the EC address space. Because there are two regions that are defined by the base registers, the memory used for the communication packet does not have to be contiguous with a set of virtual registers.

Because there are two Embedded Memory Interface memory regions, the Embedded Memory Interface cannot be used for more than two of these functions at a time. The Host can request that the EC switch from one function to another through the use of the Host-to-EC mailbox register.

The Application ID Register is provided to help software applications track ownership of an Embedded Memory Interface. An application can write the register with its Application ID, then immediately read it back. If the read value is not the same as the value written, then another application has ownership of the interface.

**Note:** The protocol used to pass commands back and forth through the Embedded Memory Interface Registers Interface is left to the System designer. Microchip can provide an application example of working code in which the host uses the Embedded Memory Interface registers to gain access to all of the EC registers.

# 9.9 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the EMI. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

| TABLE 9-5: | RUNTIME REGISTER BASE ADDRESS TABLE |
|------------|-------------------------------------|
|------------|-------------------------------------|

| Block Instance | Instance<br>Number | Host | Address Space                 | Base Address (Note 9-1) |
|----------------|--------------------|------|-------------------------------|-------------------------|
| EMI            | 0                  | EC   | 32-bit internal address space | 400F_0000h              |
| EMI            | 0                  | LPC  | I/O                           | Programmed BAR          |

**Note 9-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 9-6:RUNTIME REGISTER SUMMARY

| Offset | Register Name (Mnemonic)      |
|--------|-------------------------------|
| 00h    | HOST-to-EC Mailbox Register   |
| 01h    | EC-to-HOST Mailbox Register   |
| 02h    | EC Address LSB Register       |
| 03h    | EC Address MSB Register       |
| 04h    | EC Data Byte 0 Register       |
| 05h    | EC Data Byte 1 Register       |
| 06h    | EC Data Byte 2 Register       |
| 07h    | EC Data Byte 3 Register       |
| 08h    | Interrupt Source LSB Register |
| 09h    | Interrupt Source MSB Register |
| 0Ah    | Interrupt Mask LSB Register   |
| 0Bh    | Interrupt Mask MSB Register   |
| 0Ch    | Application ID Register       |

# 9.9.1 HOST-TO-EC MAILBOX REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | HOST_EC_MBOX<br>8-bit mailbox used communicate information from the system host to<br>the embedded controller. Writing this register generates an event to<br>notify the embedded controller.<br>The embedded controller has the option of clearing some or all of the<br>bits in this register. This is dependent on the protocol layer imple-<br>mented using the EMI Mailbox. The host must know this protocol to<br>determine the meaning of the value that will be reported on a read.<br>This bit field is aliased to the HOST_EC_MBOX bit field in the<br>HOST-to-EC Mailbox Register | R/W  | Oh      | VCC1_R<br>ESET |

# 9.9.2 EC-TO-HOST MAILBOX REGISTER

| Offset | 01h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:0    | EC_HOST_MBOX<br>8-bit mailbox used communicate information from the embedded<br>controller to the system host. Writing this register generates an event<br>to notify the system host.<br>The system host has the option of clearing some or all of the bits in<br>this register. This is dependent on the protocol layer implemented<br>using the EMI Mailbox. The embedded controller must know this pro-<br>tocol to determine the meaning of the value that will be reported on a<br>read.<br>This bit field is aliased to the EC_HOST_MBOX bit field in the EC-to-<br>HOST Mailbox Register | R/WC | Oh      | VCC1_R<br>ESET |

# 9.9.3 EC ADDRESS LSB REGISTER

| Offset | 02h                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:2    | EC_ADDRESS_LSB<br>This field defines bits[7:2] of EC_Address [15:0]. Bits[1:0] of the<br>EC_Address are always forced to 00b.<br>The EC_Address is aligned on a DWord boundary. It is the address<br>of the memory being accessed by EC Data Byte 0 Register, which is<br>an offset from the programmed base address of the selected<br>REGION. | R/W  | Oh      | VCC1_R<br>ESET |

| Offset | 02h                                                                                             |      |         |                |  |  |
|--------|-------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|
| Bits   | Description                                                                                     | Туре | Default | Reset<br>Event |  |  |
| 1:0    | ACCESS_TYPE                                                                                     | R/W  | 0h      | VCC1_R<br>ESET |  |  |
|        | This field defines the type of access that occurs when the EC Data Register is read or written. |      |         | LOLI           |  |  |
|        | 11b=Auto-increment 32-bit access.                                                               |      |         |                |  |  |
|        | 10b=32-bit access.                                                                              |      |         |                |  |  |
|        | 01b=16-bit access.                                                                              |      |         |                |  |  |
|        | 00b=8-bit access.                                                                               |      |         |                |  |  |
|        | Each of these access types are defined in detail in Section 9.8.3,                              |      |         |                |  |  |
|        | "Access Types".                                                                                 |      |         |                |  |  |

# 9.9.4 EC ADDRESS MSB REGISTER

| Offset | 03h                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7      | <ul> <li>REGION</li> <li>The field specifies which of two segments in the 32-bit internal address space is to be accessed by the EC_Address[14:2] to generate accesses to the memory.</li> <li>1= The address defined by EC_Address[14:2] is relative to the base address specified by the Memory Base Address 1 Register.</li> <li>0= The address defined by EC_Address[14:2] is relative to the base address specified by the Memory Base Address 0 Register.</li> </ul> | R/W  | Oh      | VCC1_R<br>ESET |
| 6:0    | EC_ADDRESS_MSB<br>This field defines bits[14:8] of EC_Address. Bits[1:0] of the EC_Ad-<br>dress are always forced to 00b.<br>The EC_Address is aligned on a DWord boundary. It is the address<br>of the memory being accessed by EC Data Byte 0 Register, which is<br>an offset from the programmed base address of the selected<br>REGION.                                                                                                                                | R/W  | Oh      | VCC1_R<br>ESET |

# 9.9.5 EC DATA BYTE 0 REGISTER

| Offset | 04h                                                                                                                                                                                                           |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 7:0    | EC_DATA_BYTE_0<br>This is byte 0 (Least Significant Byte) of the 32-bit EC Data Register.<br>Use of the Data Byte registers to access EC memory is defined in<br>detail in Section 9.8.2, "EC Data Register". | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.6 EC DATA BYTE 1 REGISTER

| Offset | 05h                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 7:0    | EC_DATA_BYTE_1<br>This is byte 1 of the 32-bit EC Data Register.<br>Use of the Data Byte registers to access EC memory is defined in<br>detail in Section 9.8.2, "EC Data Register". | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.7 EC DATA BYTE 2 REGISTER

| Offset | 06h                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 7:0    | EC_DATA_BYTE_2<br>This is byte 2 of the 32-bit EC Data Register.<br>Use of the Data Byte registers to access EC memory is defined in<br>detail in Section 9.8.2, "EC Data Register". | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.8 EC DATA BYTE 3 REGISTER

| Offset | 07h                                                                                                                                                                                                          |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | EC_DATA_BYTE_3<br>This is byte 3 (Most Significant Byte) of the 32-bit EC Data Register.<br>Use of the Data Byte registers to access EC memory is defined in<br>detail in Section 9.8.2, "EC Data Register". | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.9 INTERRUPT SOURCE LSB REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:1    | EC_SWI_LSB<br>EC Software Interrupt Least Significant Bits. These bits are software<br>interrupt bits that may be set by the EC to notify the host of an event.<br>The meaning of these bits is dependent on the firmware implemen-<br>tation.<br>Each bit in this field is cleared when written with a '1b'. The ability to | R/WC | Oh      | VCC1_R<br>ESET |
|        | clear the bit can be disabled by the EC if the corresponding bit in the Host Clear Enable Register is set to '0b'. This may be used by firmware for events that cannot be cleared while the event is still active.                                                                                                           |      |         |                |

| Offset | 08h                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 0      | EC_WR<br>EC Mailbox Write. This bit is set when the EC-to-HOST Mailbox<br>Register has been written by the EC at offset 01h of the EC-Only<br>registers.<br>Note: there is no corresponding mask bit in the Interrupt Mask LSB<br>Register | R    | 0h      | VCC1_R<br>ESET |

# 9.9.10 INTERRUPT SOURCE MSB REGISTER

| Offset | 09h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    | EC_SWI_MSB<br>EC Software Interrupt Most Significant Bits. These bits are software<br>interrupt bits that may be set by the EC to notify the host of an event.<br>The meaning of these bits is dependent on the firmware implemen-<br>tation.<br>Each bit in this field is cleared when written with a '1b'. The ability to<br>clear the bit can be disabled by the EC. if the corresponding bit in the<br>Host Clear Enable Register is set to '0b'. This may be used by firm-<br>ware for events that cannot be cleared while the event is still active. | R/WC | Oh      | VCC1_R<br>ESET |

# 9.9.11 INTERRUPT MASK LSB REGISTER

| Offset | 0Ah                                                                                                                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:1    | EC_SWI_EN_LSB<br>EC Software Interrupt Enable Least Significant Bits. Each bit that is<br>set to '1b' in this field enables the generation of a Host Event inter-<br>rupt by the corresponding bit in the EC_SWI field in the Interrupt<br>Source LSB Register. | R/W  | 0h      | VCC1_R<br>ESET |
| 0      | MCHP Reserved                                                                                                                                                                                                                                                   | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.12 INTERRUPT MASK MSB REGISTER

| Offset | 0Bh                                                                                                                                                                                                                                                            |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 7:0    | EC_SWI_EN_MSB<br>EC Software Interrupt Enable Most Significant Bits. Each bit that is<br>set to '1b' in this field enables the generation of a Host Event inter-<br>rupt by the corresponding bit in the EC_SWI field in the Interrupt<br>Source MSB Register. | R/W  | 0h      | VCC1_R<br>ESET |

# 9.9.13 APPLICATION ID REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | APPLICATION_ID<br>When this field is 00h it can be written with any value. When set to a<br>non-zero value, writing that value will clear this register to 00h.<br>When set to a non-zero value, writing any value other than the cur-<br>rent contents will have no effect. | R/W  | 0h      | VCC1_R<br>ESET |

# 9.10 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Embedded Memory Interface (EMI). The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| EMI            | 0                  | EC   | 32-bit internal<br>address space | 400F_0100h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name (Mnemonic)       |
|--------|--------------------------------|
| 00h    | HOST-to-EC Mailbox Register    |
| 01h    | EC-to-HOST Mailbox Register    |
| 04h    | Memory Base Address 0 Register |
| 08h    | Memory Read Limit 0 Register   |
| 0Ah    | Memory Write Limit 0 Register  |
| 0Ch    | Memory Base Address 1 Register |
| 10h    | Memory Read Limit 1 Register   |
| 12h    | Memory Write Limit 1 Register  |
| 14h    | Interrupt Set Register         |
| 16h    | Host Clear Enable Register     |

9.10.1 HOST-TO-EC MAILBOX REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    | HOST_EC_MBOX                                                                                                                                                                                                                                                                               | R/WC | 0h      | VCC1_R         |
|        | 8-bit mailbox used communicate information from the system host to<br>the embedded controller. Writing this register generates an event to<br>notify the embedded controller.                                                                                                              |      |         | ESET           |
|        | The embedded controller has the option of clearing some or all of<br>the bits in this register. This is dependent on the protocol layer imple-<br>mented using the EMI Mailbox. The host must know this protocol to<br>determine the meaning of the value that will be reported on a read. |      |         |                |
|        | This bit field is aliased to the HOST_EC_MBOX bit field in the HOST-to-EC Mailbox Register.                                                                                                                                                                                                |      |         |                |

# 9.10.2 EC-TO-HOST MAILBOX REGISTER

| Offset | 01h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    | EC_HOST_MBOX<br>8-bit mailbox used communicate information from the embedded<br>controller to the system host. Writing this register generates an<br>event to notify the system host.<br>The system host has the option of clearing some or all of the bits in<br>this register. This is dependent on the protocol layer implemented<br>using the EMI Mailbox. The embedded controller must know this<br>protocol to determine the meaning of the value that will be reported<br>on a read.<br>This bit field is aliased to EC_HOST_MBOX bit field in the EC-to-<br>HOST Mailbox Register. | R/W  | Oh      | VCC1_R<br>ESET |

# 9.10.3 MEMORY BASE ADDRESS 0 REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:2   | MEMORY_BASE_ADDRESS_0<br>This memory base address defines the beginning of region 0 in the<br>Embedded Controller's 32-bit internal address space. Memory allo-<br>cated to region 0 is intended to be shared between the Host and the<br>EC. The region defined by this base register is used when bit 15 of<br>the EC Address Register is 0. The access will be to a memory loca-<br>tion at an offset defined by the EC_Address relative to the beginning<br>of the region defined by this register. Therefore, a read or write to the<br>memory that is triggered by the EC Data Register will occur at Mem-<br>ory_Base_Address_0 + EC_Address. | R/W  | Oh      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R    | -       | -              |

# 9.10.4 MEMORY READ LIMIT 0 REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 15     | Reserved                                                                                                                                                                                                                                                                                                                                               | R    | -       | -              |
| 14:2   | MEMORY_READ_LIMIT_0<br>Whenever a read of any byte in the EC Data Register is attempted,<br>and bit 15 of EC_Address is 0, the field EC_Address[14:2] in the<br>EC_Address_Register is compared to this field. As long as EC_Ad-<br>dress[14:2] is less than this field the EC_Data_Register will be<br>loaded from the 24-bit internal address space. | R/W  | 0h      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                               | R    | -       | -              |

# 9.10.5 MEMORY WRITE LIMIT 0 REGISTER

| Offset | 0Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 15     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R    | -       | -              |
| 14:2   | MEMORY_WRITE_LIMIT_0<br>Whenever a write of any byte in EC DATA Register is attempted and<br>bit 15 of EC_Address is 0, the field EC_ADDRESS_MSB in the<br>EC_Address Register is compared to this field. As long as EC_Ad-<br>dress[14:2] is less than Memory_Write_Limit_0[14:2] the addressed<br>bytes in the EC DATA Register will be written into the internal 24-bit<br>address space. If EC_Address[14:2] is greater than or equal to the<br>Memory_Write_Limit_0[14:2] no writes will take place. | R/W  | Oh      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R    | -       | -              |

# 9.10.6 MEMORY BASE ADDRESS 1 REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:2   | MEMORY_BASE_ADDRESS_1<br>This memory base address defines the beginning of region 1 in the<br>Embedded Controller's 32-bit internal address space. Memory allo-<br>cated to region 1 is intended to be shared between the Host and the<br>EC. The region defined by this base register is used when bit 15 of<br>the EC Address Register is 1. The access will be to a memory loca-<br>tion at an offset defined by the EC_Address relative to the beginning<br>of the region defined by this register. Therefore, a read or write to the<br>memory that is triggered by the EC Data Register will occur at Mem-<br>ory_Base_Address_1 + EC_Address. | R/W  | Oh      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R    | -       | -              |

# 9.10.7 MEMORY READ LIMIT 1 REGISTER

| Offset | 10h                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 15     | Reserved                                                                                                                                                                                                                                                                                                                                    | R    | _       | -              |
| 14:2   | MEMORY_READ_LIMIT_1<br>Whenever a read of any byte in the EC Data Register is attempted,<br>and bit 15 of EC_ADDRESS is 1, the field EC_ADDRESS in the<br>EC_Address_Register is compared to this field. As long as EC_AD-<br>DRESS is less than this value, the EC_Data_Register will be loaded<br>from the 24-bit internal address space. | R/W  | 0h      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                    | R    | -       | -              |

# 9.10.8 MEMORY WRITE LIMIT 1 REGISTER

| Offset | 12h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 15     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R    | -       | -              |
| 14:2   | MEMORY_WRITE_LIMIT_1<br>Whenever a write of any byte in EC DATA Register is attempted and<br>bit 15 of EC_Address is 1, the field EC_Address[14:2] in the EC_Ad-<br>dress Register is compared to this field. As long as EC_Ad-<br>dress[14:2] is less than Memory_Write_Limit_1[14:2] the addressed<br>bytes in the EC DATA Register will be written into the internal 24-bit<br>address space. If EC_Address[14:2] is greater than or equal to the<br>Memory_Write_Limit_1[14:2] no writes will take place. | R/W  | Oh      | VCC1_R<br>ESET |
| 1:0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R    | -       | -              |

# 9.10.9 INTERRUPT SET REGISTER

| Offset | 14h                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 15:1   | EC_SWI_SET<br>EC Software Interrupt Set. This register provides the EC with a<br>means of updating the Interrupt Source Registers. Writing a bit in<br>this field with a '1b' sets the corresponding bit in the Interrupt Source<br>Register to '1b'. Writing a bit in this field with a '0b' has no effect.<br>Reading this field returns the current contents of the Interrupt Source<br>Register. | R/WS | Oh      | VCC1_R<br>ESET |
| 0      | Reserved                                                                                                                                                                                                                                                                                                                                                                                             | R    | -       | -              |

# 9.10.10 HOST CLEAR ENABLE REGISTER

| Offset | 16h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 15:1   | HOST_CLEAR_ENABLE<br>When a bit in this field is '0b', the corresponding bit in the Interrupt<br>Source Register cannot be cleared by writes to the Interrupt Source<br>Register. When a bit in this field is '1b', the corresponding bit in the<br>Interrupt Source Register can be cleared when that register bit is<br>written with a '1b'.<br>These bits allow the EC to control whether the status bits in the Inter-<br>rupt Source Register are based on an edge or level event. | R/W  | 0h      | VCC1_R<br>ESET |
| 0      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R    | -       | -              |

# 10.0 ACPI EMBEDDED CONTROLLER INTERFACE (ACPI-ECI)

# 10.1 Introduction

The ACPI Embedded Controller Interface (ACPI-ECI) is a Host/EC Message Interface. The ACPI specification defines the standard hardware and software communications interface between the OS and an embedded controller. This interface allows the OS to support a standard driver that can directly communicate with the embedded controller, allowing other drivers within the system to communicate with and use the EC resources; for example, Smart Battery and AML code.

The ACPI Embedded Controller Interface (ACPI-ECI) provides a four byte full duplex data interface which is a superset of the standard ACPI Embedded Controller Interface (ACPI-ECI) one byte data interface. The ACPI Embedded Controller Interface (ACPI-ECI) defaults to the standard one byte interface.

The MEC1322 has two instances of the ACPI Embedded Controller Interface.

- 1. The EC host in Table 10-8 and Table 10-10 corresponds to the EC in the ACPI specification. This interface is referred to elsewhere in this chapter as ACPI\_EC.
- 2. The LPC host in Table 10-8 and Table 10-10 corresponds to the "System Host Interface to OS" in the ACPI specification. This interface is referred to elsewhere in this chapter as ACPI\_OS.

# 10.2 References

• Advanced Configuration and Power Interface Specification, Revision 4.0 June 16, 2009, Hewlett-Packard Corporation Intel Corporation Microsoft Corporation Phoenix Technologies Ltd. Toshiba Corporation

# 10.3 Terminology

#### TABLE 10-1: TERMINOLOGY

| Term Definition |                                                                                                                                                                                                                                                                 |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACPI_EC         | The EC host corresponding to the ACPI specification interface to the EC.                                                                                                                                                                                        |
| ACPI_OS         | The LPC host corresponding to the ACPI specification interface to the "System Host Interface to OS".<br>ACPI_OS terminology is not meant to distinguish the ACPI System Management from Operating System but merely the hardware path upstream towards the CPU. |

# 10.4 Interface

This block is designed to be accessed externally and internally via a register interface.

# FIGURE 10-1: I/O DIAGRAM OF BLOCK



#### 10.5 Signal Description

There are no external signals.

# 10.6 Host Interface

The registers defined for the ACPI Embedded Controller Interface (ACPI-ECI) are accessible by the System Host and the Embedded Controller as indicated in Section 10.12, "Runtime Registers" and Section 10.13, "EC-Only Registers".

#### 10.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 10.7.1 POWER DOMAINS

#### TABLE 10-2: POWER SOURCES

| Name | Description                                                                         |
|------|-------------------------------------------------------------------------------------|
|      | The logic and registers implemented in this block reside on this single power well. |

#### 10.7.2 CLOCK INPUTS

This block only requires the Host interface clocks to synchronize registers access.

#### 10.7.3 RESETS

#### TABLE 10-3: RESET SIGNALS

| Name | Description                                                                                     |
|------|-------------------------------------------------------------------------------------------------|
|      | VCC1_RESET resets all the logic and registers in ACPI Embedded Controller Interface (ACPI-ECI). |

# 10.8 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 10-4: SYSTEM INTERRUPTS

| Source | Description                                                                            |
|--------|----------------------------------------------------------------------------------------|
| EC_OBF | EC_OBF interrupt is asserted when the OBF in the EC STATUS Register is cleared to '0'. |

#### TABLE 10-5: EC INTERRUPTS

| Source | Description                                                                            |
|--------|----------------------------------------------------------------------------------------|
| EC_OBF | EC_OBF interrupt is asserted when the OBF in the EC STATUS Register is cleared to '0'. |
| EC_IBF | EC_IBF interrupt is asserted when the IBF in the EC STATUS Register is set to '1'.     |

Note: The usage model from the ACPI specification requires both SMI's and SCI's. The ACPI\_OS SMI & SCI interrupts are not implemented in the ACPI Embedded Controller Interface (ACPI-ECI). The SMI\_EVT and SCI\_EVT bits in the OS STATUS OS Register are software flags and this block do not initiate SMI or SCI events.

#### 10.9 Low Power Modes

The ACPI Embedded Controller Interface (ACPI-ECI) automatically enters low power mode when no transaction targets it.

# 10.10 Description

The ACPI Embedded Controller Interface (ACPI-ECI) provides an APCI-EC interface that adheres to the ACPI specification. The ACPI Embedded Controller Interface (ACPI-ECI) includes two modes of operation: Legacy Mode and Fourbyte Mode.

The ACPI Embedded Controller Interface (ACPI-ECI) defaults to Legacy Mode which provides single byte Full Duplex operation. Legacy Mode corresponds to the ACPI specification functionality as illustrated in FIGURE 10-2: on page 131. The EC interrupts in FIGURE 10-2: on page 131 are implemented as EC\_OBF & EC\_IBF. See Section 10.8, "Interrupts," on page 130.

In Four-byte Mode, the ACPI Embedded Controller Interface (ACPI-ECI) provides four byte Full Duplex operation. Fourbyte Mode is a superset of the ACPI specification functionality as illustrated in FIGURE 10-2: on page 131.

Both Legacy Mode & Four-byte Mode provide Full Duplex Communications which allows data/command transfers in one direction while maintaining data from the other direction; communications can flow both ways simultaneously.

In Legacy Mode, ACPI Embedded Controller Interface (ACPI-ECI) contains three registers: ACPI OS COMMAND Register, OS STATUS OS Register, and OS2EC Data EC Byte 0 Register. The standard ACPI Embedded Controller Interface (ACPI-ECI) registers occupy two addresses in the ACPI\_OS space (Table 10-9).

The OS2EC Data EC Byte 0 Register and ACPI OS COMMAND Register registers appear as a single 8-bit data register in the ACPI\_EC. The CMD bit in the OS STATUS OS Register is used by the ACPI\_EC to discriminate commands from data written by the ACPI\_OS to the ACPI\_EC. CMD bit is controlled by hardware: ACPI\_OS writes to the OS2EC Data EC Byte 0 Register register clear the CMD bit; ACPI\_OS writes to the ACPI OS COMMAND Register set the CMD bit.







# 10.11 Register Aliasing between Runtime and EC-Only Registers

Table 10-6, "Runtime Register Aliasing into EC-Only Registers" indicates the aliasing from Runtime registers to EC-Only registers. The "Host/EC Access" column distinguishes the aliasing based on access type. See individual register descriptions for more details.

| Host<br>Offset | Runtime Register<br>Register Name (Mnemonic) | Host<br>Access | EC<br>Offset | Aliased EC-Only Register<br>Register Name (Mnemonic) | EC<br>Access |
|----------------|----------------------------------------------|----------------|--------------|------------------------------------------------------|--------------|
| 00h            | ACPI OS Data Register Byte 0<br>Register     | W              | 108h         | OS2EC Data EC Byte 0 Register                        | R            |
| 00h            | ACPI OS Data Register Byte 0<br>Register     | R              | 100h         | EC2OS Data EC Byte 0 Register                        | W            |
| 01h            | ACPI OS Data Register Byte 1<br>Register     | W              | 109h         | OS2EC Data EC Byte 1 Register                        | R            |
| 01h            | ACPI OS Data Register Byte 1<br>Register     | R              | 101h         | EC2OS Data EC Byte 1 Register                        | W            |
| 02h            | ACPI OS Data Register Byte 2<br>Register     | W              | 10Ah         | OS2EC Data EC Byte 2 Register                        | R            |
| 02h            | ACPI OS Data Register Byte 2<br>Register     | R              | 102h         | EC2OS Data EC Byte 2 Register                        | W            |
| 03h            | ACPI OS Data Register Byte 3<br>Register     | W              | 10Bh         | OS2EC Data EC Byte 3 Register                        | R            |
| 03h            | ACPI OS Data Register Byte 3<br>Register     | R              | 103h         | EC2OS Data EC Byte 3 Register                        | W            |
| 04h            | ACPI OS COMMAND Register                     | W              | 108h         | OS2EC Data EC Byte 0 Register                        | R            |
| 04h            | OS STATUS OS Register                        | R              | 104h         | EC STATUS Register                                   | W            |
| 05h            | OS Byte Control Register                     | R              | 105h         | EC Byte Control Register                             | R/W          |
| 06h            | Reserved                                     |                | 106h         | Reserved                                             |              |
| 07h            | Reserved                                     |                | 107h         | Reserved                                             |              |

TABLE 10-6: RUNTIME REGISTER ALIASING INTO EC-ONLY REGISTERS

Table 10-7, "EC-Only Registers Summary" indicates the aliasing from EC-Only to Runtime registers. The "Host/EC Access" column distinguishes the aliasing based on access type. See individual register descriptions for more details.

| EC<br>Offset | EC-Only Registers<br>Register Name (Mnemonic) | EC<br>Access | Host<br>Offset | Aliased Runtime Register<br>Register Name (Mnemonic) | Host<br>Access |  |
|--------------|-----------------------------------------------|--------------|----------------|------------------------------------------------------|----------------|--|
| 108h         | OS2EC Data EC Byte 0 Register                 | R            | 00h            | ACPI OS Data Register Byte 0<br>Register             | W              |  |
| 108h         | OS2EC Data EC Byte 0 Register                 | R            | 04h            | ACPI OS COMMAND Register                             | W              |  |
| 109h         | OS2EC Data EC Byte 1 Register                 | R            | 01h            | ACPI OS Data Register Byte 1<br>Register             | W              |  |
| 10Ah         | OS2EC Data EC Byte 2 Register                 | R            | 02h            | ACPI OS Data Register Byte 2<br>Register             | W              |  |
| 10Bh         | OS2EC Data EC Byte 3 Register                 | R            | 03h            | ACPI OS Data Register Byte 3<br>Register             | W              |  |
| 104h         | EC STATUS Register                            | W            | 04h            | OS STATUS OS Register                                | W              |  |
| 105h         | EC Byte Control Register                      | R/W          | 05h            | OS Byte Control Register                             | R              |  |
| 106h         | Reserved                                      | R            |                | Reserved                                             | R              |  |
| 107h         | Reserved                                      | R            |                | Reserved                                             | R              |  |
| 100h         | EC2OS Data EC Byte 0 Register                 | W            | 00h            | ACPI OS Data Register Byte 0<br>Register             | R              |  |

| EC<br>Offset | EC-Only Registers<br>Register Name (Mnemonic) | EC<br>Access | Host<br>Offset |                                          |   |
|--------------|-----------------------------------------------|--------------|----------------|------------------------------------------|---|
| 101h         | EC2OS Data EC Byte 1 Register                 | W            | 01h            | ACPI OS Data Register Byte 1<br>Register | R |
| 102h         | EC2OS Data EC Byte 2 Register                 | W            | 02h            | ACPI OS Data Register Byte 2<br>Register | R |
| 103h         | EC2OS Data EC Byte 3 Register                 | W            | 03h            | ACPI OS Data Register Byte 3<br>Register | R |

#### TABLE 10-7: EC-ONLY REGISTERS SUMMARY (CONTINUED)

# 10.12 Runtime Registers

The registers listed in the Runtime Register Summary table are for two instances of the ACPI Embedded Controller Interface (ACPI-ECI). The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

**Note:** The Runtime registers may be accessed by the EC but typically the Host will access the Runtime Registers and the EC will access just the EC-Only registers.

#### TABLE 10-8: RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address   |
|----------------|--------------------|------|----------------------------------|----------------|
| ACPI-EC        | 0                  | LPC  | I/O                              | Programmed BAR |
|                |                    | EC   | 32-bit internal<br>address space | 400F_0C00h     |
| ACPI-EC        | 1                  | LPC  | I/O                              | Programmed BAR |
|                |                    | EC   | 32-bit internal address space    | 400F_1000h     |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance

#### TABLE 10-9:RUNTIME REGISTER SUMMARY

| Offset | Register Name (Mnemonic)              |
|--------|---------------------------------------|
| 00h    | ACPI OS Data Register Byte 0 Register |
| 01h    | ACPI OS Data Register Byte 1 Register |
| 02h    | ACPI OS Data Register Byte 2 Register |
| 03h    | ACPI OS Data Register Byte 3 Register |
| 04h    | ACPI OS COMMAND Register              |
| 04h    | OS STATUS OS Register                 |
| 05h    | OS Byte Control Register              |
| 06h    | Reserved                              |
| 07h    | Reserved                              |

#### 10.12.1 ACPI OS DATA REGISTER BYTE 0 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 00h                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | ACPI_OS_DATA_BYTE_0<br>This is byte 0 of the 32-bit ACPI-OS DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

#### ACPI-OS DATA BYTES[3:0]

Writes by the ACPI\_OS to the ACPI-OS DATA BYTES[3:0] are aliased to the OS2EC DATA BYTES[3:0]. Reads by the ACPI\_OS from the ACPI-OS DATA BYTES[3:0] are aliased to the EC2OS DATA BYTES[3:0].

All access to the ACPI-OS DATA BYTES[3:0] registers should be orderly: Least Significant Byte to Most Significant Byte when byte access is used.

Writes to any of the four ACPI-OS DATA BYTES[3:0] registers clears the CMD bit in the OS STATUS OS Register (the state of the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register has no impact.)

When the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register is cleared to '0', the following access rules apply:

- 1. Writes to the ACPI OS Data Register Byte 0 Register sets the IBF bit in the OS STATUS OS Register.
- 2. Reads from the ACPI OS Data Register Byte 0 Register clears the OBF bit in the OS STATUS OS Register.
- 3. All writes to ACPI-OS DATA BYTES[3:1] complete without error but the data are not registered.
- 4. All reads from ACPI-OS DATA BYTES[3:1] return 00h without error.
- 5. Access to ACPI-OS DATA BYTES[3:1] has no effect on the IBF & OBF bits in the OS STATUS OS Register.

When the Four Byte Access bit in the OS Byte Control Register is set to '1', the following access rules apply:

- 1. Writes to the ACPI OS Data Register Byte 3 Register sets the IBF bit in the OS STATUS OS Register.
- 2. Reads from the ACPI OS Data Register Byte 3 Register clears the OBF bit in the OS STATUS OS Register.

#### 10.12.2 ACPI OS DATA REGISTER BYTE 1 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 01h                                                   |      |         |                |
|--------|-------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                           | Туре | Default | Reset<br>Event |
| 7:0    | ACPI_OS_DATA_BYTE_1                                   | R/W  | 0h      | VCC1_R<br>ESET |
|        | This is byte 1 of the 32-bit ACPI-OS DATA BYTES[3:0]. |      |         | LOLI           |

#### 10.12.3 ACPI OS DATA REGISTER BYTE 2 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 02h                                                                          |  |                |                |
|--------|------------------------------------------------------------------------------|--|----------------|----------------|
| Bits   | Description Type Default                                                     |  | Reset<br>Event |                |
| 7:0    | ACPI_OS_DATA_BYTE_2<br>This is byte 2 of the 32-bit ACPI-OS DATA BYTES[3:0]. |  | 0h             | VCC1_R<br>ESET |

#### 10.12.4 ACPI OS DATA REGISTER BYTE 3 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 03h                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | ACPI_OS_DATA_BYTE_3<br>This is byte 3 of the 32-bit ACPI-OS DATA BYTES[3:0]. |      | 0h      | VCC1_R<br>ESET |

# 10.12.5 ACPI OS COMMAND REGISTER

| Offset | 04h                                                                                                  |      |         |                |
|--------|------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                          | Туре | Default | Reset<br>Event |
| 7:0    | ACPI_OSS_COMMAND<br>Writes to the this register are aliased in the OS2EC Data EC Byte 0<br>Register. | W    | 0h      | VCC1_R<br>ESET |
|        | Writes to the this register also set the CMD and IBF bits in the OS STATUS OS Register               |      |         |                |

# 10.12.6 OS STATUS OS REGISTER

This read-only register is aliased to the EC STATUS Register on page 143. the EC STATUS Register on page 143 has read write access.

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |         |                |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|--|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Туре | Default | Reset<br>Event |  |  |  |
| 7      | UD0B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R    | 0b      | VCC1_R         |  |  |  |
|        | User Defined                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |         | ESET           |  |  |  |
| 6      | <ul> <li>SMI_EVT</li> <li>This bit is set when an SMI event is pending; i.e., the ACPI_EC is requesting an SMI query; This bit is cleared when no SMI events are pending.</li> <li>This bit is an ACPI_EC-maintained software flag that is set when the ACPI_EC has detected an internal event that requires system management interrupt handler attention. The ACPI_EC sets this bit before generating an SMI.</li> <li>Note: The usage model from the ACPI specification requires both SMI's and SCI's. The ACPI_OS SMI &amp; SCI interrupts are not implemented in the ACPI Embedded Controller Interface (ACPI-ECI). The SMI_EVT and SCI_EVT bits in the OS STATUS OS Register are software flags and this block do not initiate SMI or SCI events.</li> </ul>                    | R    | Ob      | VCC1_R<br>ESET |  |  |  |
| 5      | <ul> <li>SCI_EVT</li> <li>This bit is set by software when an SCI event is pending; i.e., the ACPI_EC is requesting an SCI query; SCI Event flag is clear when no SCI events are pending.</li> <li>This bit is an ACPI_EC-maintained software flag that is set when the embedded controller has detected an internal event that requires operating system attention. The ACPI_EC sets this bit before generating an SCI to the OS.</li> <li>Note: The usage model from the ACPI specification requires both SMI's and SCI's. The ACPI_OS SMI &amp; SCI interrupts are not implemented in the ACPI Embedded Controller Interface (ACPI-ECI). The SMI_EVT and SCI_EVT bits in the OS STATUS OS Register are software flags and this block do not initiate SMI or SCI events.</li> </ul> | R    | Ob      | VCC1_R<br>ESET |  |  |  |

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 4      | BURST<br>The BURST bit is set when the ACPI_EC is in Burst Mode for polled<br>command processing; the BURST bit is cleared when the ACPI_EC<br>is in Normal mode for interrupt-driven command processing.<br>The BURST bit is an ACPI_EC-maintained software flag that indi-<br>cates the embedded controller has received the Burst Enable com-<br>mand from the host, has halted normal processing, and is waiting<br>for a series of commands to be sent from the host. Burst Mode<br>allows the OS or system management handler to quickly read and<br>write several bytes of data at a time without the overhead of SCIs<br>between commands.<br>The BURST bit is maintained by ACPI_EC software, only. | R    | Ob      | VCC1_R<br>ESET |
| 3      | <ul> <li>CMD</li> <li>This bit is set when the OS2EC Data EC Byte 0 Register contains a command byte written into ACPI OS COMMAND Register; this bit is cleared when the OS2EC DATA BYTES[3:0] contains a data byte written into the ACPI-OS DATA BYTES[3:0].</li> <li>This bit is hardware controlled:</li> <li>ACPI_OS writes to any of the four ACPI-OS DATA BYTES[3:0] bytes clears this bit</li> <li>ACPI_OS writes to the ACPI OS COMMAND Register sets this bit.</li> <li>Note: This bit allows the embedded controller to differentiate the start of a command sequence from a data byte write operation.</li> </ul>                                                                                 | R    | Ob      | VCC1_R<br>ESET |
| 2      | UD1B<br>User Defined                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R    | Ob      | VCC1_R<br>ESET |

# **MEC1322**

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                              |      |         |                |  |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|--|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |  |  |  |
| 1      | IBF<br>The Input Buffer Full bit is set to indicate that a the ACPI_OS has<br>written a command or data to the ACPI_EC and that data is ready.<br>This bit is automatically cleared when data has been read by the<br>ACPI_EC.<br>Note: The setting and clearing of this IBF varies depending on<br>the setting of the following hits: OND bit is this register. | R    | Oh      | VCC1_F<br>ESET |  |  |  |
|        | <ul> <li>the setting of the following bits: CMD bit in this register<br/>and FOUR_BYTE_ACCESS bit in the OS Byte Control<br/>Register. Three scenarios follow:</li> <li>1. The IBF is set when the ACPI_OS writes to the ACPI OS</li> </ul>                                                                                                                      |      |         |                |  |  |  |
|        | COMMAND Register. This same write autonomously sets the<br>CMD bit in this register.<br>The IBF is cleared if the CMD bit in this register is set and the                                                                                                                                                                                                        |      |         |                |  |  |  |
|        | <ul> <li>ACPI_EC reads from the OS2EC Data EC Byte 0 Register.</li> <li>Note: When CMD bit in this register is set the FOUR_BYTE<br/>ACCESS bit in the OS Byte Control Register has no<br/>impact on the IBF bit behavior.</li> </ul>                                                                                                                            |      |         |                |  |  |  |
|        | 2. A write by the to the ACPI_OS to the ACPI OS Data Register<br>Byte 0 Register sets the IBF bit if the FOUR_BYTE_ACCESS<br>bit in the OS Byte Control Register is in the cleared to '0' state<br>prior to this write. This same write autonomously clears the<br>CMD bit in this register.                                                                     |      |         |                |  |  |  |
|        | A read of the OS2EC Data EC Byte 0 Register clears the IBF bit if<br>the FOUR_BYTE_ACCESS bit in the OS Byte Control Register is in<br>the cleared to '0' state prior to this read.                                                                                                                                                                              |      |         |                |  |  |  |
|        | 3. A write by the to the ACPI_OS to the ACPI OS Data Register<br>Byte 3 Register sets the IBF bit if the FOUR_BYTE_ACCESS<br>bit in the OS Byte Control Register is in the set to '1' state prior<br>to this write. This same write autonomously clears the CMD<br>bit in this register.                                                                         |      |         |                |  |  |  |
|        | A read of the OS2EC Data EC Byte 3 Register clears the IBF bit if<br>the FOUR_BYTE_ACCESS bit in the OS Byte Control Register is in<br>the set to '1' state prior to this read.                                                                                                                                                                                  |      |         |                |  |  |  |
|        | An EC_IBF interrupt signals the ACPI_EC that there is data avail-<br>able. The ACPI Specification usage model is as follows:<br>1. The ACPI_EC reads the EC STATUS Register and sees the                                                                                                                                                                         |      |         |                |  |  |  |
|        | <ul> <li>IBF flag set,</li> <li>The ACPI_EC reads all the data available in the OS2EC DATA BYTES[3:0]. This causes the IBF bit to be automatically</li> </ul>                                                                                                                                                                                                    |      |         |                |  |  |  |
|        | <ul> <li>cleared by hardware.</li> <li>3. The ACPI_EC must then generate a software interrupt (See Note: on page 130) to alert the ACPI_OS that the data has been read and that the host is free to write more data to the ACPI_EC as needed.</li> </ul>                                                                                                         |      |         |                |  |  |  |

# **MEC1322**

| Offset | 04h                                                                                                                                                                                                                          |   |         |                |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------------|--|--|
| Bits   | Description                                                                                                                                                                                                                  |   | Default | Reset<br>Event |  |  |
| 0      | OBF<br>The Output Buffer Full bit is set to indicate that a the ACPI_EC has<br>written a data to the ACPI_OS and that data is ready. This bit is<br>automatically cleared when all the data has been read by the<br>ACPI_OS. | R | Oh      | VCC1_R<br>ESET |  |  |
|        | Note: The setting and clearing of this OBF varies depending<br>on the setting FOUR_BYTE_ACCESS bit in the OS Byte<br>Control Register. Two scenarios follow:                                                                 |   |         |                |  |  |
|        | 1. The OBF bit is set if the Four Byte Access bit in the OS Byte Control Register is '0' when the ACPI_EC writes to the EC2OS Data EC Byte 0 Register.                                                                       |   |         |                |  |  |
|        | The OBF is cleared if the Four Byte Access bit in the OS Byte Con-<br>trol Register is cleared to '0' when the ACPI_OS reads from the<br>ACPI OS Data Register Byte 0 Register.                                              |   |         |                |  |  |
|        | 2. The OBF is set if the Four Byte Access bit in the OS Byte Con-<br>trol Register is set to '1' when the ACPI_EC writes to the<br>EC2OS Data EC Byte 3 Register.                                                            |   |         |                |  |  |
|        | The OBF is cleared if the Four Byte Access bit in the OS Byte Con-<br>trol Register is set to '1' when the ACPI_OS reads from the ACPI<br>OS Data Register Byte 3 Register.                                                  |   |         |                |  |  |
|        | The ACPI Specification usage model is as follows:                                                                                                                                                                            |   |         |                |  |  |
|        | 1. The ACPI_EC must generate a software interrupt (See Note:<br>on page 130) to alert the ACPI_OS that the data is available.                                                                                                |   |         |                |  |  |
|        | 2. The ACPI_OS reads the OS STATUS OS Register and sees the OBF flag set, the ACPI_OS reads all the data available in the ACPI-OS DATA BYTES[3:0].                                                                           |   |         |                |  |  |
|        | 3. The ACPI_OS reads all the data available in the ACPI-OS DATA BYTES[3:0]. This causes the OBF bit to be automati-<br>cally cleared by hardware and the associated EC_OBF inter-<br>rupt to be asserted.                    |   |         |                |  |  |

# 10.12.7 OS BYTE CONTROL REGISTER

This register is aliased to the EC Byte Control Register on page 144. No behavioral differences occur due to address aliasing.

| Offset | 05                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 7:1    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                         | R    | -       | -              |
| 0      | FOUR_BYTE_ACCESS<br>When this bit is set to '1', the ACPI Embedded Controller Interface<br>(ACPI-ECI) accesses four bytes through the ACPI-OS DATA<br>BYTES[3:0].<br>When this bit is cleared to '0', the ACPI Embedded Controller Inter-<br>face (ACPI-ECI) accesses one byte through the ACPI OS Data Reg-<br>ister Byte 0 Register. The corresponds to Legacy Mode described in<br>Section 10.10, "Description," on page 130. | R    | Ob      | VCC1_R<br>ESET |
|        | <ul> <li>Note 1: This bit effects the behavior of the IBF &amp; OBF bits in the OS STATUS OS Register.</li> <li>2: See ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.</li> </ul>                                                                                                                                        |      |         |                |

**Note:** The ACPI\_OS access Base Address Register (BAR) should be configured to match the access width selected by the Four Byte Access bit in the OS Byte Control Register. This BAR in not described in this chapter.

# 10.13 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for two instances of the ACPI Embedded Controller Interface (ACPI-ECI). The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| ACPI-EC        | 0                  | EC   | 32-bit internal<br>address space | 400F_0C00h   |
| ACPI-EC        | 1                  | EC   | 32-bit internal<br>address space | 400F_1000h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

# TABLE 10-11: EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic)      |
|--------|-------------------------------|
| 100h   | EC2OS Data EC Byte 0 Register |
| 101h   | EC2OS Data EC Byte 1 Register |
| 102h   | EC2OS Data EC Byte 2 Register |
| 103h   | EC2OS Data EC Byte 3 Register |
| 104h   | EC STATUS Register            |
| 105h   | EC Byte Control Register      |
| 106h   | Reserved                      |

#### TABLE 10-11: EC-ONLY REGISTER SUMMARY (CONTINUED)

| Offset | Register Name (Mnemonic)      |  |  |
|--------|-------------------------------|--|--|
| 107h   | Reserved                      |  |  |
| 108h   | OS2EC Data EC Byte 0 Register |  |  |
| 109h   | OS2EC Data EC Byte 1 Register |  |  |
| 10Ah   | OS2EC Data EC Byte 2 Register |  |  |
| 10Bh   | OS2EC Data EC Byte 3 Register |  |  |

# 10.13.1 OS2EC DATA EC BYTE 0 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 108h                                                                        |      |         |                |
|--------|-----------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                 | Туре | Default | Reset<br>Event |
| 7:0    | OS_TO_EC_DATA_BYTE_0<br>This is byte 0 of the 32-bit OS2EC DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

#### OS2EC DATA BYTES[3:0]

When the CMD bit in the OS STATUS OS Register is cleared to '0', reads by the ACPI\_EC from the OS2EC DATA BYTES[3:0] are aliased to the ACPI-OS DATA BYTES[3:0].

All access to the OS2EC DATA BYTES[3:0] registers should be orderly: Least Significant Byte to Most Significant Byte when byte access is used.

When the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register is cleared to '0', the following access rules apply:

- 1. Writes to the OS2EC DATA BYTES[3:0] have no effect on the OBF bit in the OS STATUS OS Register.
- 2. Reads from the OS2EC Data EC Byte 0 Register clears the IBF bit in the OS STATUS OS Register.
- 3. All reads from OS2EC DATA BYTES[3:1] return 00h without error.
- 4. Access to OS2EC DATA BYTES[3:1 has no effect on the IBF & OBF bits in the OS STATUS OS Register.

When the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register is set to '1', the following access rules apply:

- 1. Writes to the OS2EC DATA BYTES[3:0] have no effect on the OBF bit in the OS STATUS OS Register.
- 2. Reads from the OS2EC Data EC Byte 3 Register clears the IBF bit in the OS STATUS OS Register.

# 10.13.2 OS2EC DATA EC BYTE 1 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 109h                                                                     |      |         |                |
|--------|--------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                              | Туре | Default | Reset<br>Event |
| 7:0    | OS2EC_DATA_BYTE_1<br>This is byte 1 of the 32-bit OS2EC DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

# 10.13.3 OS2EC DATA EC BYTE 2 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 10Ah                                                                     |      |         |                |
|--------|--------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                              | Туре | Default | Reset<br>Event |
| 7:0    | OS2EC_DATA_BYTE_2<br>This is byte 2 of the 32-bit OS2EC DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

#### 10.13.4 OS2EC DATA EC BYTE 3 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 10Bh                                                                     |      |         |                |
|--------|--------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                              | Туре | Default | Reset<br>Event |
| 7:0    | OS2EC_DATA_BYTE_3<br>This is byte 3 of the 32-bit OS2EC DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

## 10.13.5 EC2OS DATA EC BYTE 0 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 100h                                                |      |         |                |
|--------|-----------------------------------------------------|------|---------|----------------|
| Bits   | Description                                         | Туре | Default | Reset<br>Event |
| 7:0    | EC2OS_DATA_BYTE_0                                   | R/W  | 0h      | VCC1_R         |
|        | This is byte 0 of the 32-bit EC2OS DATA BYTES[3:0]. |      |         | ESET           |

#### EC2OS DATA BYTES[3:0]

Writes by the ACPI\_EC to the EC2OS DATA BYTES[3:0] are aliased to the ACPI-OS DATA BYTES[3:0]

All access to the EC2OS DATA BYTES[3:0] registers should be orderly: Least Significant Byte to Most Significant Byte when byte access is used.

When the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register is cleared to '0', the following access rules apply:

- 1. Writes to the EC2OS Data EC Byte 0 Register set the OBF bit in the OS STATUS OS Register.
- 2. Reads from the EC2OS DATA BYTES[3:0] have no effect on the IBF bit in the OS STATUS OS Register.
- 3. All reads from EC2OS DATA BYTES[3:1] return 00h without error.
- 4. All writes to EC2OS DATA BYTES[3:1] complete without error but the data are not registered.
- 5. Access to EC2OS DATA BYTES[3:1] have no effect on the IBF & OBF bits in the OS STATUS OS Register.

When the FOUR\_BYTE\_ACCESS bit in the OS Byte Control Register is set to '1', the following access rules apply:

- 1. Writes to the EC2OS Data EC Byte 3 Register set the OBF bit in the OS STATUS OS Register.
- 2. Reads from the EC2OS DATA BYTES[3:0] have no effect on the IBF bit in the OS STATUS OS Register.

## 10.13.6 EC2OS DATA EC BYTE 1 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 101h                                                |      |         |                |
|--------|-----------------------------------------------------|------|---------|----------------|
| Bits   | Description                                         | Туре | Default | Reset<br>Event |
| 7:0    | EC2OS_DATA_BYTE_1                                   | R/W  | 0h      | VCC1_R         |
|        | This is byte 1 of the 32-bit EC2OS DATA BYTES[3:0]. |      |         | ESET           |

#### 10.13.7 EC2OS DATA EC BYTE 2 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| 102h                                                                 |             |                                                      |                                                                         |
|----------------------------------------------------------------------|-------------|------------------------------------------------------|-------------------------------------------------------------------------|
| Description                                                          | Туре        | Default                                              | Reset<br>Event                                                          |
| EC2OS_DATA_BYTE_2 This is byte 2 of the 32-bit EC2OS DATA BYTES[3:0] | R/W         | 0h                                                   | VCC1_R<br>ESET                                                          |
|                                                                      | Description | Description     Type       EC2OS_DATA_BYTE_2     R/W | Description     Type     Default       EC2OS_DATA_BYTE_2     R/W     0h |

# 10.13.8 EC2OS DATA EC BYTE 3 REGISTER

This register is aliased; see ACPI-OS DATA BYTES[3:0] on page 135, OS2EC DATA BYTES[3:0] on page 141, and EC2OS DATA BYTES[3:0] on page 142 for detailed description of access rules.

| Offset | 103h                                                                     |      |         |                |
|--------|--------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                              | Туре | Default | Reset<br>Event |
| 7:0    | EC2OS_DATA_BYTE_3<br>This is byte 3 of the 32-bit EC2OS DATA BYTES[3:0]. | R/W  | 0h      | VCC1_R<br>ESET |

#### 10.13.9 EC STATUS REGISTER

This register is aliased to the OS STATUS OS Register on page 136. The OS STATUS OS Register is a read only version of this register.

| Offset | 104h                                                                                    |      |         |                |
|--------|-----------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                             | Туре | Default | Reset<br>Event |
| 7      | UD0A<br>User Defined                                                                    | R/W  | Ob      | VCC1_R<br>ESET |
| 6      | SMI_EVT<br>See SMI_EVT bit in OS STATUS OS Register on page 136 for bit<br>description. | R/W  | 0b      | VCC1_R<br>ESET |
| 5      | SCI_EVT<br>See SMI_EVT bit in OS STATUS OS Register on page 136 for bit<br>description. | R/W  | Ob      | VCC1_R<br>ESET |
| 4      | BURST<br>See BURST bit in OS STATUS OS Register on page 136 for bit<br>description.     | R/W  | Ob      | VCC1_R<br>ESET |

| Offset | 104h                                                                              |      |         |                |
|--------|-----------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                       | Туре | Default | Reset<br>Event |
| 3      | CMD<br>See CMD bit in OS STATUS OS Register on page 136 for bit<br>description.   | R    | Ob      | VCC1_R<br>ESET |
| 2      | UD1A<br>User Defined                                                              | R/W  | 0b      | VCC1_R<br>ESET |
| 1      | IBF<br>See IBF bit in OS STATUS OS Register on page 136 for bit descrip-<br>tion. | R    | 0h      | VCC1_R<br>ESET |
| 0      | OBF<br>See OBF bit in OS STATUS OS Register on page 136 for bit descrip-<br>tion. | R    | Oh      | VCC1_R<br>ESET |

# **Note:** The IBF and OBF bits are not de-asserted by hardware when the host is powered off, or the LPC interface powers down; for example, following system state changes S3->S0, S5->S0, G3-> S0. For further information on how these bits are cleared, refer to IBF and OBF bit descriptions in the STATUS OS-Register definition.

# 10.13.10 EC BYTE CONTROL REGISTER

This register is aliased to the OS Byte Control Register on page 140. The OS Byte Control Register is a read only version of this register.

| Offset | 105h                                                                                                         |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                  | Туре | Default | Reset<br>Event |
| 7:1    | Reserved                                                                                                     | R    | -       | -              |
| 0      | FOUR_BYTE_ACCESS<br>See FOUR_BYTE_ACCESS bit in OS Byte Control Register on<br>page 140 for bit description. | R/W  | 0b      | VCC1_R<br>ESET |

# 11.0 8042 EMULATED KEYBOARD CONTROLLER

# 11.1 Introduction

The MEC1322 keyboard controller uses the EC to produce a superset of the features provided by the industry-standard 8042 keyboard controller. The 8042 Emulated Keyboard Controller is a Host/EC Message Interface with hardware assists to emulate 8042 behavior and provide Legacy GATEA20 support.

**Note:** There is no VCC emulation in hardware for this interface.

# 11.2 References

There are no references for this block.

# 11.3 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 11-1: I/O DIAGRAM OF BLOCK

# 11.4 Signal Description

# TABLE 11-1: SIGNAL DESCRIPTION TABLE

|   | Name  | Direction | Description                   |
|---|-------|-----------|-------------------------------|
| I | KBRST | Output    | Keyboard Reset, routed to pin |

# 11.5 Host Interface

The 8042 interface is accessed by host software via a registered interface, as defined in Section 11.13, "Configuration Registers" and Section 11.14, "Runtime Registers".

#### 11.6 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 11.6.1 POWER DOMAINS

#### TABLE 11-2: POWER SOURCES

| Name | Description                                                             |  |  |
|------|-------------------------------------------------------------------------|--|--|
| VCC1 | This Power Well is used to power the registers and logic in this block. |  |  |

# 11.6.2 CLOCK INPUTS

#### TABLE 11-3: CLOCK INPUTS

| Name | Description                                            |
|------|--------------------------------------------------------|
| 1MHz | Clock used for the counter in the CPU_RESET circuitry. |

11.6.3 RESETS

#### TABLE 11-4: RESET SIGNALS

| Name       | Description                                                                     |  |  |
|------------|---------------------------------------------------------------------------------|--|--|
| VCC1_RESET | This reset is asserted when VCC1 is applied.                                    |  |  |
| PWRGD      | This signal is asserted when the main power rail is asserted.                   |  |  |
| PCI RESET# | This signal is asserted when LRESET# is asserted.                               |  |  |
| nSIO_RESET | This signal is asserted when VCC1 is low, PWRGD is low, or LRESET# is asserted. |  |  |

# 11.7 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 11-5:SYSTEM INTERRUPTS

| Source | Description                                                                                                                      |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| KIRQ   | This interrupt source for the SIRQ logic, representing a Keyboard inter-<br>rupt, is generated when the PCOBF status bit is '1'. |  |  |
| MIRQ   | This interrupt source for the SIRQ logic, representing a Mouse interrupt, is generated when the AUXOBF status bit is '1'.        |  |  |

#### TABLE 11-6: EC INTERRUPTS

| Source     | Description                                                                            |  |  |
|------------|----------------------------------------------------------------------------------------|--|--|
| 8042EM_IBF | Interrupt generated by the host writing either data or command to the data register    |  |  |
| 8042EM_OBF | Interrupt generated by the host reading either data or aux data from the data register |  |  |

# 11.8 Low Power Modes

The 8042 Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 11.9 Description

#### 11.9.1 BLOCK DIAGRAM



## FIGURE 11-2: BLOCK DIAGRAM OF 8042 Emulated Keyboard Controller

# 11.10 EC-to-Host Keyboard Communication

The EC can write to the EC\_HOST Data / AUX Data Register by writing to the HOST2EC Data Register at EC-Only offset 0h or the EC AUX Data Register at EC-Only offset Ch. A write to either of these addresses automatically sets bit 0 (OBF) in the Status register. A write to the HOST2EC Data Register may also set PCOBF. A write to the EC AUX Data Register may also set AUXOBF.

# 11.10.1 PCOBF DESCRIPTION

If enabled by the bit OBFEN, the bit PCOBF is gated onto KIRQ. The KIRQ signal is a system interrupt which signifies that the EC has written to the HOST2EC Data Register (EC-Only offset 0h). On power-up, PCOBF is reset to 0. PCOBF will normally reflect the status of writes to HOST2EC register, if PCOBFEN is "0". PCOBF is cleared by hardware on a HOST read of the EC\_HOST Data / AUX Data Register.

KIRQ is normally selected as IRQ1 for keyboard support.

Additional flexibility has been added which allows firmware to directly control the PCOBF output signal, independent of data transfers to the host-interface data output register. This feature allows the MEC1322 to be operated via the host "polled" mode. Firmware control is active when PCOBFEN is '1'. Firmware sets PCOBF high by writing a "1" to the PCOBF field of the PCOBF Register. Firmware must also clear PCOBF by writing a "0" to the PCOBF field.

The PCOBF register is also readable; the value read back on bit 0 of the register always reflects the present value of the PCOBF output. If PCOBFEN = 1, then this value reflects the output of the firmware latch in the PCOBF Register. If PCOBFEN = 0, then the value read back reflects the in-process status of write cycles to the HOST2EC Data Register (i.e., if the value read back is high, the host interface output data register has just been written to). If OBFEN=0, then KIRQ is driven inactive (low).

1

1

# 11.10.2 AUXOBF DESCRIPTION

0

1

If enabled by the bit OBFEN, the bit AUXOBF is multiplexed onto MIRQ. The AUXOBF/MIRQ signal is a system interrupt which signifies that the EC has written to the EC\_HOST Data / AUX Data Register. On power-up, after VCC1\_RESET, AUXOBF is reset to 0. AUXOBF will normally reflects the status of writes to EC EC AUX Data Register (EC-Only offset Ch). AUXOBF is cleared by hardware on a read of the Host Data Register. If OBFEN=0, then MIRQ is driven inactive (low).

MIRQ is normally selected as IRQ12 for mouse support.

Firmware can also directly control the AUXOBF output signal, similar to the mechanism it can use to control PCOBF. Firmware control is active when AUXH is '0'. Firmware sets AUXOBF high by writing a "1" to the AUXOBF field of the EC Keyboard Status Register. Firmware must also clear AUXOBF by writing a "0" to the AUXOBF field.

KIRQ = PCOBF (status of writes to HOST2EC Data Register)

KIRQ = PCOBF (status of writes to PCOBF Register)

| TABLE 11-7. OBPEN AND POODPEN EFFECTS ON KIKQ |         |       |  |  |
|-----------------------------------------------|---------|-------|--|--|
|                                               | PCOBFEN | OBFEN |  |  |
| KIRQ is inactive and driven low               | Х       | 0     |  |  |

# TABLE 11-7: OBFEN AND PCOBFEN EFFECTS ON KIRQ

#### TABLE 11-8: OBFEN AND AUXH EFFECTS ON MIRQ

| OBFEN | AUXH |                                                                           |  |
|-------|------|---------------------------------------------------------------------------|--|
| 0     | Х    | MIRQ is inactive and driven low                                           |  |
| 1     | 0    | MIRQ = AUXOBF (status of writes to EC AUX Data Register)                  |  |
| 1     | 1    | MIRQ = AUXOBF (status of writes to AUXOBF in EC Keyboard Status Register) |  |

# 11.11 Legacy Port92/GATEA20 Support

The MEC1322 supports LPC I/O writes to port HOST I/O address 92h as a quick alternate mechanism for generating a CPU\_RESET pulse or controlling the state of GATEA20. The Port92/GateA20 logic has a separate Logical Device Number and Base Address register (see Section 11.16, "Legacy Port92/GATEA20 Configuration Registers" and Section 11.17, "Legacy Port92/GATEA20 Runtime Registers". The Base Address Register for the Port92/GateA20 Logical Device has only one writable bit, the Valid Bit, since the only I/O accessible Register has a fixed address.

The Port 92 Register resides at HOST I/O address 92h and is used to support the alternate reset (ALT\_RST#) and alternate GATEA20 (ALT\_A20) functions. This register defaults to 00h on assertion of nSIO\_RESET.

Setting the Port92 Enable bit (Port 92 Enable Register) enables the Port92h Register. When Port92 is disabled, by clearing the Port92 Enable bit, then access to this register is completely disabled (I/O writes to host 92h are ignored and I/O reads float the system data bus SD[7:0]).

# 11.11.1 GATE A20 SPEEDUP

The MEC1322 contains on-chip logic support for the GATEA20 hardware speed-up feature. GATEA20 is part of the control required to mask address line A20 to emulate 8086 addressing.

In addition to the ability for the host to control the GATEA20 output signal directly, a configuration bit called SAEN in the Keyboard Control Register is provided; when set, SAEN allows firmware to control the GATEA20 output. When SAEN is set, a 1 bit register (GATEA20 Control Register) controls the GATEA20 output.

Host control and firmware control of GATEA20 affect two separate register elements. Read back of GATEA20 through the use of EC OFFSET 100h reflects the present state of the GATEA20 output signal: if SAEN is set, the value read back corresponds to the last firmware-initiated control of GATEA20; if SAEN is reset, the value read back corresponds to the last formware-initiated control of GATEA20.

Host control of the GATEA20 output is provided by the hardware interpretation of the "GATEA20 sequence" (see Table 11-9, "GATEA20 Command/Data Sequence Examples"). The foregoing description assumes that the SAEN configuration bit is reset.

When the MEC1322 receives a "D1" command followed by data (via the host interface), the on-chip hardware copies the value of data bit 1 in the received data field to the GATEA20 host latch. At no time during this host-interface transaction will PCOBF or the IBF flag (bit 1) in the EC Keyboard Status Register be activated; for example, this host control of GATEA20 is transparent to firmware, with no consequent degradation of overall system performance. Table 11-9 details the possible GATEA20 sequences and the MEC1322 responses.

An additional level of control flexibility is offered via a memory-mapped synchronous set and reset capability. Any data written to the SETGA20L Register causes the GATEA20 host latch to be set; any data written to the RSTGA20L Register causes it to be reset. This control mechanism should be used with caution. It was added to augment the "normal" control flow as described above, not to replace it. Since the host and the firmware have asynchronous control capability of the host latch via this mechanism, a potential conflict could arise. Therefore, after using the SETGA20L and RSTGA20L registers, firmware should read back the GATEA20 status via the GATEA20 Control Register (with SAEN = 0) to confirm the actual GATEA20 response.

| Data<br>Byte | R/W | D[0:7] | IBF Flag | GATEA20 | Comments                     |
|--------------|-----|--------|----------|---------|------------------------------|
| 1            | W   | D1     | 0        | Q       | GATEA20 Turn-on Sequence     |
| 0            | W   | DF     | 0        | 1       |                              |
| 1            | W   | FF     | 0        | 1       |                              |
| 1            | W   | D1     | 0        | Q       | GATEA20 Turn-off Sequence    |
| 0            | W   | DD     | 0        | 0       |                              |
| 1            | W   | FF     | 0        | 0       |                              |
| 1            | W   | D1     | 0        | Q       | GATEA20 Turn-on Sequence(*)  |
| 1            | W   | D1     | 0        | Q       |                              |
| 0            | W   | DF     | 0        | 1       |                              |
| 1            | W   | FF     | 0        | 1       |                              |
| 1            | W   | D1     | 0        | Q       | GATEA20 Turn-off Sequence(*) |
| 1            | W   | D1     | 0        | Q       |                              |
| 0            | W   | DD     | 0        | 0       |                              |
| 1            | W   | FF     | 0        | 0       |                              |
| 1            | W   | D1     | 0        | Q       | Invalid Sequence             |
| 1            | W   | XX**   | 1        | Q       |                              |
| 1            | W   | FF     | 1        | Q       |                              |

TABLE 11-9: GATEA20 COMMAND/DATA SEQUENCE EXAMPLES

**Note:** The following notes apply:

- All examples assume that the SAEN configuration bit is 0.
- "Q" indicates the bit remains set at the previous state.
- \*Not a standard sequence.
- \*\*XX = Anything except D1.
- If multiple data bytes, set IBF and wait at state 0. Let the software know something unusual happened.
- For data bytes, only D[1] is used; all other bits are don't care.
- Host Commands (FF, FE, & D1) do not cause IBF. The method of blocking IBF in Figure 11-4 is the nIOW not being asserted when FF, FE, & D1 Host commands are written".

The hardware GATEA20 state machine returns to state S1 from state S2 when CMD = D1, as shown in the following figures:.



# FIGURE 11-3: GATEA20 STATE MACHINE

# FIGURE 11-4: GATEA20 IMPLEMENTATION DIAGRAM



# 11.11.2 CPU\_RESET HARDWARE SPEED-UP

The ALT\_CPU\_RESET bit generates, under program control, the ALT\_RST# signal, which provides an alternate, means to drive the MEC1322 CPU\_RESET pin which in turn is used to reset the Host CPU. The ALT\_RST# signal is internally NANDed together with the KBDRESET# pulse from the KRESET Speed up logic to provide an alternate software means of resetting the host CPU.

Before another ALT\_RST# pulse can be generated, ALT\_CPU\_RESET must be cleared to '0' either by an  $nSIO_RESET$  or by a write to the Port 92 Register with bit 0 = '0'. An ALT\_RST# pulse is not generated in the event that the ALT\_CPU\_RESET bit is cleared and set before the prior ALT\_RESET# pulse has completed.

If the 8042EM Sleep Enable is asserted, or the 8042 EM ACTIVATE bit is de-asserted, the 1MHz clocks source is disabled.





# **11.12** Instance Description

There are two blocks defined in this chapter: Emulated 8042 Interface and the Legacy Port92/GATEA20 Support. The MEC1322 has one instance of each block.

# 11.13 Configuration Registers

The registers listed in the Configuration Register Summary table are for a single instance of the Emulated 8042 Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Configuration Register Base Address Table.

TABLE 11-10: CONFIGURATION REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Logical<br>Device<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|-----------------------------|------|----------------------------------|--------------|
| Emulated 8042  | 0                  | 1                           | LPC  | Configuration Port               | INDEX = 00h  |
| Interface      |                    |                             | EC   | 32-bit internal<br>address space | 400F_0400h   |

Each Configuration register access through the Host Access Port is via its LDN and its Host Access Port Index. EC access is a relative offset to the EC Base Address.

#### TABLE 11-11: CONFIGURATION REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |
|--------|--------------------------|
| 30h    | Activate Register        |

# 11.13.1 ACTIVATE REGISTER

| Offset | 30h                                                                                                               |      |         |                                |
|--------|-------------------------------------------------------------------------------------------------------------------|------|---------|--------------------------------|
| Bits   | Description                                                                                                       | Туре | Default | Reset<br>Event                 |
| 7:1    | Reserved                                                                                                          | R    | -       | -                              |
| 0      | ACTIVATE<br>1=The 8042 Interface is powered and functional.<br>0=The 8042 Interface is powered down and inactive. | R/W  | 0b      | PWRGD<br>and<br>VCC1_R<br>ESET |

# 11.14 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the Emulated 8042 Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

| Block Instance | Instance Number | Host | Address Space  | Base Address   |
|----------------|-----------------|------|----------------|----------------|
| Emulated 8042  | 0               | LPC  | I/O            | Programmed BAR |
| Interface      |                 | EC   | 32-bit address | 400F_0400h     |
|                |                 |      | space          |                |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 11-12: RUNTIME REGISTER SUMMARY

| Offset  | Register Name (Mnemonic)         |
|---------|----------------------------------|
| 00h/04h | HOST_EC Data / CMD Register      |
| 00h     | EC_HOST Data / AUX Data Register |
| 04h     | Keyboard Status Read Register    |

# 11.14.1 HOST\_EC DATA / CMD REGISTER

| Offset | 00h                                                                                                                                                                                                         |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 7:0    | WRITE_DATA<br>This 8-bit register is write-only. When written, the C/D bit in the Key-<br>board Status Read Register is cleared to '0', signifying data, and the<br>IBF in the same register is set to '1'. | W    | 0h      | VCC1_R<br>ESET |
|        | When the Runtime Register at offset 0h is read by the Host, it func-<br>tions as the EC_HOST Data / AUX Data Register.                                                                                      |      |         |                |

| Offset | 04h                                                                                                                                                                                                                                                       |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:0    | WRITE_CMD<br>This 8-bit register is write-only and is an alias of the register at offset<br>0h. When written, the C/D bit in the Keyboard Status Read Register<br>is set to '1', signifying a command, and the IBF in the same register<br>is set to '1'. | W    | Oh      | VCC1_R<br>ESET |
|        | When the Runtime Register at offset 4h is read by the Host, it func-<br>tions as the Keyboard Status Read Register.                                                                                                                                       |      |         |                |

# 11.14.2 EC\_HOST DATA / AUX DATA REGISTER

| Offset | 00h                                                                                                                                                         |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 7:0    | READ_DATA                                                                                                                                                   | R    | 0h      | VCC1_R         |
|        | This 8-bit register is read-only. When read by the Host, the PCOBF and/or AUXOBF interrupts are cleared and the OBF flag in the status register is cleared. |      |         | ESET           |

# 11.14.3 KEYBOARD STATUS READ REGISTER

This register is a read-only alias of the EC Keyboard Status Register.

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                                     |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------------------------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event                      |
| 7:6    | UD2<br>User-defined data. Readable and writable by the EC when written<br>by the EC at its EC-only alias.                                                                                                                                                                                                                                                                                                          | R    | Oh      | VCC1_R<br>ESET                      |
| 5      | AUXOBF<br>Auxiliary Output Buffer Full. This bit is set to "1" whenever the EC<br>writes the EC AUX Data Register. This flag is reset to "0" whenever<br>the EC writes the EC Data Register.                                                                                                                                                                                                                       |      | Oh      | VCC1_R<br>ESET                      |
| 4      | UD1<br>User-defined data. Readable and writable by the EC when written<br>by the EC at its EC-only alias.                                                                                                                                                                                                                                                                                                          | R    | Oh      | VCC1_R<br>ESET                      |
| 3      | C/D<br>Command Data. This bit specifies whether the input data register<br>contains data or a command ("0" = data, "1" = command). During a<br>Host command write operation (when the Host writes the<br>HOST_EC Data / CMD Register at offset 04h), this bit is set to "1".<br>During a Host data write operation (when the Host writes the<br>HOST_EC Data / CMD Register at offset 0h), this bit is set to "0". | R    | Oh      | VCC1_R<br>ESET                      |
| 2      | UD0<br>User-defined data. Readable and writable by the EC when written<br>by the EC at its EC-only alias.<br><b>Note:</b> This bit is reset to '0' when the LRESET# pin signal is<br>asserted.                                                                                                                                                                                                                     | R    | 0h      | VCC1_R<br>ESET and<br>PCI<br>RESET# |

| Offset | 04h                                  |                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   |                                      | Description                                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 1      | or a comm<br>bit is set,<br>When the | er Full. This bit is set to "1" whenever the Host writes data<br>hand into the HOST_EC Data / CMD Registerr. When this<br>the EC's 8042EM_IBF interrupt is asserted, if enabled.<br>EC reads the HOST_EC Data/CMD Register, this bit is<br>ally reset and the interrupt is cleared. | R    | Oh      | VCC1_R<br>ESET |
|        | Note:                                | This bit is not reset when PWRGD is asserted or when<br>the LPC interface powers down. To clear this bit, firm-<br>ware must read the EC Data Register in the EC-Only<br>address space.                                                                                             |      |         |                |
| 0      | or AUX Da<br>the Host re             | ffer Full. This bit is set when the EC writes a byte of Data<br>ata into the EC_HOST Data / AUX Data Register. When<br>eads the HOST_EC Data / CMD Register, this bit is auto-<br>leared by hardware and a 8042EM_OBF interrupt is gen-                                             | R    | Oh      | VCC1_R<br>ESET |
|        | Note:                                | This bit is not reset when PWRGD is asserted or when<br>the LPC interface powers down. To clear this bit, firm-<br>ware must read the HOST_EC Data / CMD Register in<br>the Runtime address space.                                                                                  |      |         |                |

# 11.15 Emulated 8042 Interface EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Emulated 8042 Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

# TABLE 11-13: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance             | Instance Number | Host | Address Space           | Base Address |
|----------------------------|-----------------|------|-------------------------|--------------|
| Emulated 8042<br>Interface | 0               | EC   | 32-bit address<br>space | 400F_0410h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 11-14: EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic)    |  |
|--------|-----------------------------|--|
| 0h     | HOST2EC Data Register       |  |
| 0h     | EC Data Register            |  |
| 4h     | EC Keyboard Status Register |  |
| 8h     | Keyboard Control Register   |  |
| Ch     | EC AUX Data Register        |  |
| 14h    | PCOBF Register              |  |

# 11.15.1 HOST2EC DATA REGISTER

| Offset | 0h                                                                                                                                                                                                                         |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    | HOST2EC_DATA                                                                                                                                                                                                               | R    | 0h      | VCC1_R         |
|        | This register is an alias of the HOST_EC Data / CMD Register.<br>When read at the EC-Only offset of 0h, it returns the data written by<br>the Host to either Runtime Register offset 0h or Runtime Register<br>offset 04h. |      |         | ESET           |

# 11.15.2 EC DATA REGISTER

| Offset | 0h          |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | EC_DATA     | W    | 0h      | VCC1_R<br>ESET |

# 11.15.3 EC KEYBOARD STATUS REGISTER

This register is an alias of the Keyboard Status Read Register. The fields C/D, IBF, and OBF remain read-only.

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                                     |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------------------------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event                      |
| 7:6    | UD2<br>User-defined data. Readable and writable by the EC.                                                                                                                                                                                                                                                                                                                                                      | R/W  | 0h      | VCC1_R<br>ESET                      |
| 5      | AUXOBF<br>Auxiliary Output Buffer Full. This bit is set to '1' whenever the EC<br>writes the EC AUX Data Register. This flag is reset to '0' whenever<br>the EC writes the EC Data Register.                                                                                                                                                                                                                    | R/W  | Oh      | VCC1_R<br>ESET                      |
| 4      | UD1<br>User-defined data. Readable and writable by the EC when written<br>by the EC at its EC-only alias.                                                                                                                                                                                                                                                                                                       | R/W  | Oh      | VCC1_R<br>ESET                      |
| 3      | C/D<br>Command Data. This bit specifies whether the input data register<br>contains data or a command. During a Host command write opera-<br>tion (when the Host writes the HOST_EC Data / CMD Register at<br>offset 04h), this bit is set to '1'. During a Host data write operation<br>(when the Host writes the HOST_EC Data / CMD Register at offset<br>0h), this bit is set to '0'.<br>1=Command<br>0=Data | R    | Oh      | VCC1_R<br>ESET                      |
| 2      | UD0<br>User-defined data. Readable and writable by the EC when written<br>by the EC at its EC-only alias.                                                                                                                                                                                                                                                                                                       | R/W  | Oh      | VCC1_R<br>ESET and<br>PCI<br>RESET# |
|        | This bit is reset to '0' when the LRESET# pin signal is asserted.                                                                                                                                                                                                                                                                                                                                               |      |         |                                     |

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 1      | IBF<br>Input Buffer Full. This bit is set to "1" whenever the Host writes data<br>or a command into the HOST_EC Data / CMD Registerr. When this<br>bit is set, the EC's 8042EM_IBF interrupt is asserted, if enabled.<br>When the EC reads the Data/CMD Register, this bit is automatically<br>reset and the interrupt is cleared.<br>This bit is not reset when PWRGD is asserted or when the LPC<br>interface powers down. To clear this bit, firmware must read the EC                                                      | R    | Oh      | VCC1_R<br>ESET |
| 0      | Data Register in the EC-Only address space.         OBF         Output Buffer Full. This bit is set when the EC writes a byte of Data or AUX Data into the EC_HOST Data / AUX Data Register. When the Host reads the HOST_EC Data / CMD Register, this bit is automatically cleared by hardware and a 8042EM_OBF interrupt is generated.         This bit is not reset when PWRGD is asserted or when the LPC interface powers down. To clear this bit, firmware must read the Data/CMD Register in the Runtime address space. | R    | Oh      | VCC1_R<br>ESET |

# 11.15.4 KEYBOARD CONTROL REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 7      | AUXH                                                                                                                                                                                                                                                                                    | R/W  | 0h      | VCC1_R         |
|        | AUX in Hardware.                                                                                                                                                                                                                                                                        |      |         | ESET           |
|        | <ul> <li>1=AUXOBF of the Keyboard Status Read Register is set in hardware<br/>by a write to the EC AUX Data Register</li> <li>0=AUXOBF is not modified in hardware, but can be read and written<br/>by the EC using the EC-Only alias of the EC Keyboard Status<br/>Register</li> </ul> |      |         |                |
| 6      | UD5                                                                                                                                                                                                                                                                                     | R/W  | 0h      | VCC1_R         |
|        | User-defined data. Readable and writable by the EC when written by the EC at its EC-only alias.                                                                                                                                                                                         |      |         | ESET           |
| 5      | OBFEN                                                                                                                                                                                                                                                                                   | R/W  | 0h      | VCC1_R         |
|        | When this bit is '1', the system interrupt signal KIRQ is driven by the bit PCOBF and MIRQ is driven by AUXOBF. When this bit is '0', KIRQ and MIRQ are driven low.                                                                                                                     |      |         | ESET           |
|        | This bit must not be changed when OBF of the status register is equal to '1'.                                                                                                                                                                                                           |      |         |                |
| 4:3    | UD4                                                                                                                                                                                                                                                                                     | R/W  | 0h      | VCC1_R         |
|        | User-defined data. Readable and writable by the EC when written by the EC at its EC-only alias.                                                                                                                                                                                         |      |         | ESET           |
| 2      | PCOBFEN                                                                                                                                                                                                                                                                                 | R/W  | 0h      | VCC1_R<br>ESET |
|        | 1= reflects the value written to the PCOBF Register<br>0=PCOBF reflects the status of writes to the EC Data Register                                                                                                                                                                    |      |         |                |

| Offset | 08h                                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 1      | <ul> <li>SAEN</li> <li>Software-assist enable.</li> <li>1=This bit allows control of the GATEA20 signal via firmware</li> <li>0=GATEA20 corresponds to either the last Host-initiated control of GATEA20 or the firmware write to the Keyboard Control Register or the EC AUX Data Register.</li> </ul> | R/W  | Oh      | VCC1_R<br>ESET |
| 0      | UD3<br>User-defined data. Readable and writable by the EC when written by<br>the EC at its EC-only alias.                                                                                                                                                                                               | R/W  | Oh      | VCC1_R<br>ESET |

# 11.15.5 EC AUX DATA REGISTER

| Offset | 0Ch                                                                                                                                                                                                      |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 7:0    | EC_AUX_DATA<br>This 8-bit register is write-only. When written, the C/D in the Key-<br>board Status Read Register is cleared to '0', signifying data, and the<br>IBF in the same register is set to '1'. | W    | 0h      | VCC1_R<br>ESET |
|        | When the Runtime Register at offset 0h is read by the Host, it func-<br>tions as the EC_HOST Data / AUX Data Register.                                                                                   |      |         |                |

# 11.15.6 PCOBF REGISTER

| Offset | 14h                                                                      |      |         |                |
|--------|--------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                              | Туре | Default | Reset<br>Event |
| 7:1    | Reserved                                                                 | R    | -       | -              |
| 0      | PCOBF                                                                    | R/W  | 0h      | VCC1_R         |
|        | For a description of this bit, see Section 11.10.1, "PCOBF Description". |      |         | ESET           |

# 11.16 Legacy Port92/GATEA20 Configuration Registers

The registers listed in the Configuration Register Summary table are for a single instance of the Legacy Port92/GATEA20 logic. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Configuration Register Base Address Table.

#### TABLE 11-15: CONFIGURATION BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Logical<br>Device<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|-----------------------------|------|----------------------------------|--------------|
| Port92-Legacy  | 0                  | 1                           | LPC  | Configuration Port               | INDEX = 00h  |
|                |                    |                             | EC   | 32-bit internal<br>address space | 400F_1800h   |

Each Configuration register access through the Host Access Port is via its LDN and its Host Access Port Index. EC access is a relative offset to the EC Base Address.

#### TABLE 11-16: CONFIGURATION REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |  |
|--------|--------------------------|--|
| 30h    | Port 92 Enable Register  |  |

## 11.16.1 PORT 92 ENABLE REGISTER

| Offset | 30h                                                                                                                                                                            |      |         |                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|--------------------------------|
| Bits   | Description                                                                                                                                                                    | Туре | Default | Reset<br>Event                 |
| 7:1    | Reserved                                                                                                                                                                       | R    | -       | -                              |
| 0      | P92_EN<br>When this bit is '1', the Port92h Register is enabled. When this bit is<br>'0', the Port92h Register is disabled, and Host writes to LPC<br>address 92h are ignored. | R/W  | 0h      | PWRGD<br>and<br>VCC1_R<br>ESET |

# 11.17 Legacy Port92/GATEA20 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the Legacy Port92/GATEA20 logic. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

#### TABLE 11-17: RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance | Instance Number | Host | Address Space        | Base Address |
|----------------|-----------------|------|----------------------|--------------|
| Port92-Legacy  | 0               | LPC  | I/O                  | 0092h        |
|                |                 | EC   | 32-bit address space | 400F_1800h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 11-18: RUNTIME REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |
|--------|--------------------------|
| 0h     | Port 92 Register         |

# 11.17.1 PORT 92 REGISTER

| Offset | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 7:2    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R    | -       | -              |
| 1      | ALT_GATE_A20<br>This bit provides an alternate means for system control of the<br>GATEA20 pin. ALT_A20 low drives GATEA20 low, if A20 from the<br>keyboard controller is also low. When Port 92 is enabled, writing a 1<br>to this bit forces ALT_A20 high. ALT_A20 high drives GATEA20 high<br>regardless of the state of A20 from the keyboard controller.<br>0=ALT_A20 is driven low<br>1=ALT_A20 is driven high                                                                                                                                                                     | R/W  | Oh      | nSIO_R<br>ESET |
| 0      | ALT_CPU_RESET<br>This bit provides an alternate means to generate a CPU_RESET<br>pulse. The CPU_RESET output provides a means to reset the sys-<br>tem CPU to effect a mode switch from Protected Virtual Address<br>Mode to the Real Address Mode. This provides a faster means of<br>reset than is provided through the EC keyboard controller. Writing a<br>"1" to this bit will cause the ALT_RST# internal signal to pulse (active<br>low) for a minimum of 6µs after a delay of 14µs. Before another<br>ALT_RST# pulse can be generated, this bit must be written back to<br>"0". | R/W  | Oh      | nSIO_R<br>ESET |

# 11.18 Emulated 8042 Interface EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Legacy Port92/GATEA20 logic. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

#### TABLE 11-19: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance | Instance Number | Host | Address Space  | Base Address |
|----------------|-----------------|------|----------------|--------------|
| Port92-Legacy  | 0               | EC   | 32-bit address | 400F_1900h   |
|                |                 |      | space          |              |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 11-20: EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |  |
|--------|--------------------------|--|
| 0h     | ATEA20 Control Register  |  |
| 8h     | ETGA20L Register         |  |
| Ch     | RSTGA20L Register        |  |

# 11.18.1 GATEA20 CONTROL REGISTER

| Offset | 0h                                                                                   |     |         |                |
|--------|--------------------------------------------------------------------------------------|-----|---------|----------------|
| Bits   | Description                                                                          |     | Default | Reset<br>Event |
| 7:1    | Reserved                                                                             | R   | -       | -              |
| _      | GATEA20<br>0=The GATEA20 output is driven low<br>1=The GATEA20 output is driven high | R/W | 1h      | VCC1_R<br>ESET |

# 11.18.2 SETGA20L REGISTER

| Offset | 08h                                                                                                                                              |   |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------------|
| Bits   | Description                                                                                                                                      |   | Default | Reset<br>Event |
| 7:0    | SETGA20L                                                                                                                                         | W | -       | -              |
|        | See Section 11.11.1, "GATE A20 Speedup" for information on this register. A write to this register sets GATEA20 in the GATEA20 Control Register. |   |         |                |

# 11.18.3 RSTGA20L REGISTER

| Offset | 0Ch                                                                                                                                              |  |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|---------|----------------|
| Bits   | Description                                                                                                                                      |  | Default | Reset<br>Event |
| 7:0    | RSTGA20L                                                                                                                                         |  | -       | -              |
|        | See Section 11.11.1, "GATE A20 Speedup" for information on this register. A write to this register sets GATEA20 in the GATEA20 Control Register. |  |         |                |

# 12.0 MAILBOX INTERFACE

# 12.1 Overview

The Mailbox provides a standard run-time mechanism for the host to communicate with the Embedded Controller (EC)

# 12.2 References

No references have been cited for this feature.

# 12.3 Terminology

There is no terminology defined for this section.

# 12.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 12-1: I/O DIAGRAM OF BLOCK

# 12.5 Signal Description

#### TABLE 12-1: SIGNAL DESCRIPTION TABLE

| Name | Direction | Description                   |  |
|------|-----------|-------------------------------|--|
| nSMI | OUTPUT    | SMI alert signal to the Host. |  |

# 12.6 Host Interface

The Mailbox interface is accessed by host software via a registered interface, as defined in Section 12.11, "Runtime Registers" and Section 12.12, "EC-Only Registers".

# 12.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 12.7.1 POWER DOMAINS

## TABLE 12-2:POWER SOURCES

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
|      | The logic and registers implemented in this block are powered by this power well. |

# 12.7.2 CLOCK INPUTS

#### TABLE 12-3: CLOCK INPUTS

| Name                   | Description                                 |
|------------------------|---------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock source for Mailbox logic. |

#### 12.7.3 RESETS

# TABLE 12-4: RESET SIGNALS

| Name       | Description                                                                                                                  |
|------------|------------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state.                                         |
| PWRGD      | This signal is asserted when the main power rail is asserted. The Host Access Port is reset when this signal is de-asserted. |

## 12.8 Interrupts

#### TABLE 12-5: SYSTEM INTERRUPTS

| Source        | Description                                                                                                                                                                                                                                                                  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MBX_Host_SIRQ | This interrupt source for the SIRQ logic is generated when the EC_WR bit is '1' and enabled by the EC_WR_EN bit.                                                                                                                                                             |
| MBX_Host_SMI  | This interrupt source for the SIRQ logic is generated when any of the EC_SWI bits are asserted and the corresponding EC_SWI_EN bit are asserted as well. This event is also asserted if the EC_WR/EC_WR_EN event occurs as well.<br>This bit is also routed to the nSMI pin. |

## TABLE 12-6:EC INTERRUPTS

| Source   | Description                                                              |  |
|----------|--------------------------------------------------------------------------|--|
| MBX      | Interrupt generated by the host writing the HOST-to-EC Mailbox register. |  |
| MBX_DATA | Interrupt generated by the host writing the MBX_DATA register.           |  |

# 12.9 Low Power Modes

The Mailbox automatically enters a low power mode whenever it is not actively.

# 12.10 Description



## FIGURE 12-2: MAILBOX BLOCK DIAGRAM

#### 12.10.1 HOST ACCESS PORT

The Mailbox includes a total of 47 index-addressable 8-bit Mailbox registers and a two byte Mailbox Registers Host Access Port. Forty-three of the 47 index-addressable 8-bit registers are EC Mailbox registers, which can be read and written by both the EC and the Host. The remaining four registers are used for signaling between the Host and the EC. The Host Access Port consists of two 8-bit run-time registers that occupy two addresses in the HOST I/O space, MBX-INDEX Register and MBX\_DATA Register. The Host Access Port is used by the host to access the 47 index-address-able 8-bit registers.

To access a Mailbox register once the Mailbox Registers Interface Base Address has been initialized, the Mailbox register index address is first written to the MBX Index port. After the Index port has been written, the Mailbox data byte can be read or written via the MBX data port.

The Host Access Port is intended to be accessed by the Host only, however it may be accessed by the EC at the Offset shown from its EC base address in Table 12-7, "Runtime Register Base Address Table".

#### 12.10.2 HOST INTERRUPT GENERATION

The Mailbox can generate a SIRQ event for EC-to-HOST EC events, using the EC-to-Host Mailbox Register. This interrupt is routed to the SIRQ block.

The Mailbox can also generate an SMI event, using SMI Interrupt Source Register. The SMI event can be routed to any frame in the SIRQ stream as well as to the nSMI pin. The SMI event can be routed to nSMI pin by selecting the nSMI signal function in the associated GPIO Pin Control Register. The SMI event produces a standard active low frame on the serial IRQ stream and active low level on the open drain nSMI pin.

Routing for both the SIRQ logic and the nSMI pin is shown in Figure 12-3.

#### FIGURE 12-3: MAILBOX SIRQ AND SMI ROUTING



#### 12.10.3 EC MAILBOX CONTROL

The HOST-to-EC Mailbox Register and EC-to-Host Mailbox Register are designed to pass commands between the host and the EC. If enabled, these registers can generate interrupts to both the Host and the EC.

The two registers are not dual-ported, so the HOST BIOS and Keyboard BIOS must be designed to properly share these registers. When the host performs a write of the HOST-to-EC Mailbox Register, an interrupt will be generated and seen by the EC if unmasked. When the EC writes FFh to the Mailbox Register, the register resets to 00h, providing a simple means for the EC to inform the host that an operation has been completed.

When the EC writes the EC-to-Host Mailbox Register, an SMI may be generated and seen by the host if unmasked. When the Host CPU writes FFh to the register, the register resets to 00h, providing a simple means for the host to inform that EC that an operation has been completed.

**Note:** The protocol used to pass commands back and forth through the Mailbox Registers Interface is left to the System designer. Microchip can provide an application example of working code in which the host uses the Mailbox registers to gain access to all of the EC registers.

# 12.11 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the Mailbox. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

#### TABLE 12-7: RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance    | Instance Number | Host | Address Space        | Base Address   |
|-------------------|-----------------|------|----------------------|----------------|
| Mailbox Interface | 0               | LPC  | I/O                  | Programmed BAR |
|                   |                 | EC   | 32-bit address space | 400F_2400h     |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 12-8: RUNTIME REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |  |
|--------|--------------------------|--|
| 0h     | MBX_INDEX Register       |  |
| 1h     | MBX_DATA Register        |  |

# 12.11.1 MBX\_INDEX REGISTER

| Offset | 0h                                                                                                  |      |         |                                      |
|--------|-----------------------------------------------------------------------------------------------------|------|---------|--------------------------------------|
| Bits   | Description                                                                                         | Туре | Default | Reset<br>Event                       |
| 7:0    | INDEX<br>The index into the mailbox registers listed in Table 12-10, "EC-Only<br>Register Summary". | R/W  | 0h      | VCC1_R<br>ESET<br>and<br>PWRGD=<br>0 |

#### 12.11.2 MBX\_DATA REGISTER

| Offset | 01h                                                                                                   |      |         |                                      |
|--------|-------------------------------------------------------------------------------------------------------|------|---------|--------------------------------------|
| Bits   | Description                                                                                           | Туре | Default | Reset<br>Event                       |
| 7:0    | DATA<br>Data port used to access the registers listed in Table 12-10, "EC-<br>Only Register Summary". | R/W  | 0h      | VCC1_R<br>ESET<br>and<br>PWRGD=<br>0 |

# 12.12 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Mailbox. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

TABLE 12-9:EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance    | Instance Number | Host | Address Space  | Base Address |
|-------------------|-----------------|------|----------------|--------------|
| Mailbox Interface | 0               | EC   | 32-bit address | 400F_2500h   |
|                   |                 |      | space          |              |

The EC-Only registers can be accessed by the EC at the EC Offset from the Base Address. In addition, the registers can be accessed through the Host Access Port, at the indexes listed in the following tables as "MBX\_INDEX".

| EC Offset | Host I/O Index<br>(MBX_INDEX) | Register Name (Mnemonic)      |
|-----------|-------------------------------|-------------------------------|
| 00h       | 82h                           | HOST-to-EC Mailbox Register   |
| 04h       | 83h                           | EC-to-Host Mailbox Register   |
| 08h       | 96h                           | SMI Interrupt Source Register |
| 0Ch       | 97h                           | SMI Interrupt Mask Register   |
| 10h       | 84h                           | Mailbox register [0]          |
|           | 85h                           | Mailbox register [1]          |
|           | 86h                           | Mailbox register [2]          |
|           | 87h                           | Mailbox register [3]          |
| 14h       | 88h                           | Mailbox register [4]          |
|           | 89h                           | Mailbox register [5]          |
|           | 8Ah                           | Mailbox register [6]          |
|           | 8Bh                           | Mailbox register [7]          |
| 18h       | 8Ch                           | Mailbox register [8]          |
|           | 8Dh                           | Mailbox register [9]          |
|           | 8Eh                           | Mailbox register [A]          |
|           | 8Fh                           | Mailbox register [B]          |
| 1Ch       | 90h                           | Mailbox register [C]          |
|           | 91h                           | Mailbox register [D]          |
|           | 92h                           | Mailbox register [E]          |
|           | 93h                           | Mailbox register [F]          |
| 20h       | 94h                           | Mailbox register [10]         |
|           | 95h                           | Mailbox register [11]         |
|           | 98h                           | Mailbox register [12]         |
|           | 99h                           | Mailbox register [13]         |
| 24h       | 9Bh                           | Mailbox register [14]         |
|           | 9Dh                           | Mailbox register [15]         |
|           | 9Fh                           | Mailbox register [16]         |
|           | A0h                           | Mailbox register [17]         |
| 28h       | A1h                           | Mailbox register [18]         |
|           | A2h                           | Mailbox register [19]         |
|           | A3h                           | Mailbox register [1A]         |
|           | A4h                           | Mailbox register [1B]         |
| 2Ch       | A5h                           | Mailbox register [1C]         |
|           | A6h                           | Mailbox register [1D]         |
|           | A7h                           | Mailbox register [1E]         |
|           | A8h                           | Mailbox register [1F]         |
| 30h       | A9h                           | Mailbox register [20]         |
|           | AAh                           | Mailbox register [21]         |
|           | ABh                           | Mailbox register [22]         |
|           | ACh                           | Mailbox register [23]         |

# TABLE 12-10: EC-ONLY REGISTER SUMMARY

# TABLE 12-10: EC-ONLY REGISTER SUMMARY (CONTINUED)

| EC Offset | Host I/O Index<br>(MBX_INDEX) | Register Name (Mnemonic) |
|-----------|-------------------------------|--------------------------|
| 34h       | ADh                           | Mailbox register [24]    |
|           | AEh                           | Mailbox register [25]    |
|           | AFh                           | Mailbox register [26]    |
|           | B0h                           | Mailbox register [27]    |
| 38h       | B1h                           | Mailbox register [28]    |
|           | B2h                           | Mailbox register [29]    |
|           | B3h                           | Mailbox register [2A]    |

Note: The Mailbox Index Addresses 9Ah, 9Ch and 9Eh are not used in Table 12-10. These addresses are Reserved.

# 12.12.1 HOST-TO-EC MAILBOX REGISTER

| Offset        | 0h                                                                                                                                                                                                                           |                                               |         |                |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------|----------------|
| MBX_<br>INDEX | 82h                                                                                                                                                                                                                          |                                               |         |                |
| Bits          | Description                                                                                                                                                                                                                  | Туре                                          | Default | Reset<br>Event |
| 7:0           | HOST_EC_MBOX<br>If enabled, an interrupt to the EC marked by the MBX_DATA bit in<br>the Interrupt Aggregator will be generated whenever the Host writes<br>this register.<br>This register is cleared when written with FFh. | Host<br>Access<br>Port:<br>R/W<br>EC:<br>R/WC | Oh      | VCC1_R<br>ESET |

# 12.12.2 EC-TO-HOST MAILBOX REGISTER

| Offset        | 4h                                                                                                                                                                                                              |                                               |         |                |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------|----------------|
| MBX_<br>INDEX | 83h                                                                                                                                                                                                             |                                               |         |                |
| Bits          | Description                                                                                                                                                                                                     | Туре                                          | Default | Reset<br>Event |
| 7:0           | EC_HOST_MBOX<br>An EC write to this register will set bit EC_WR in the SMI Interrupt<br>Source Register to '1b'. If enabled, this will' generate a Host SMI.<br>This register is cleared when written with FFh. | Host<br>Access<br>Port:<br>R/WC<br>EC:<br>R/W | 0h      | VCC1_R<br>ESET |

#### 12.12.3 SMI INTERRUPT SOURCE REGISTER

| Offset        | 8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                               |         |                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------|----------------|
| MBX_<br>INDEX | 96h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               |         |                |
| Bits          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Туре                                          | Default | Reset<br>Event |
| 7:1           | EC_SWI<br>EC Software Interrupt. An SIRQ to the Host is generated when any<br>bit in this register when this bit is set to '1b' and the corresponding bit<br>in the SMI Interrupt Mask Register register is '1b'.<br>This field is Read/Write when accessed by the EC at the EC offset.<br>When written through the Host Access Port, each bit in this field is<br>cleared when written with a '1b'. Writes of '0b' have no effect.                                                                                                                      | Host<br>Access<br>Port:<br>R/WC<br>EC:<br>R/W | Oh      | VCC1_R<br>ESET |
| 0             | EC_WR<br>EC Mailbox Write. This bit is set automatically when the EC-to-Host<br>Mailbox Register has been written. An SMI or SIRQ to the Host is<br>generated when n this bit is '1b' and the corresponding bit in the SMI<br>Interrupt Mask Register register is '1b'.<br>This bit is automatically cleared by a read of the EC-to-Host Mailbox<br>Register through the Host Access Port.<br>This bit is read-only when read through the Host Access Port. It is<br>neither readable nor writable directly by the EC when accessed at<br>the EC offset. | Host<br>Access<br>Port:<br>R<br>EC:<br>-      | Oh      | VCC1_R<br>ESET |

# 12.12.4 SMI INTERRUPT MASK REGISTER

| Offset        | Ch                                                                                                                                                                                                                              |                                              |         |                |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|----------------|
| MBX_<br>INDEX | 97h                                                                                                                                                                                                                             |                                              |         |                |
| Bits          | Description                                                                                                                                                                                                                     | Туре                                         | Default | Reset<br>Event |
| 7:1           | EC_SWI_EN<br>EC Software Interrupt Enable. If this bit is '1b', the bit EC_WR in the<br>SMI Interrupt Source Register is enabled for the generation of SIRQ<br>or nSMI events.                                                  | Host<br>Access<br>Port:<br>R/W<br>EC:<br>R/W | Oh      | VCC1_R<br>ESET |
| 0             | EC_WR_EN<br>EC Mailbox Write.Interrupt Enable. Each bit in this field that is '1b'<br>enables the generation of SIRQ interrupts when the corresponding<br>bit in the EC_SWI field in the SMI Interrupt Source Register is '1b'. | Host<br>Access<br>Port:<br>R/W<br>EC:<br>R/W | Oh      | VCC1_R<br>ESET |

# 13.0 ACPI PM1 BLOCK INTERFACE

# 13.1 Introduction

The MEC1322 supports ACPI as described in this section. These features comply with the ACPI Specification through a combination of hardware and EC software.

# 13.2 References

ACPI Specification, Revision 1.0

# 13.3 Terminology

None

# 13.4 Interface

This block is an IP block designed to be incorporated into a chip. It is designed to be accessed externally via the pin interface and internally via a registered host interface. The following diagram illustrates the various interfaces to the block.



#### FIGURE 13-1: I/O DIAGRAM OF BLOCK

# 13.5 Signal Description

Table 13-1, "ACPI PM1 Signal Description Table" lists the signals that are typically routed to the pin interface.

| Name    | Direction | Description                                                                                                                                                                                                                                                                                                                                             |
|---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EC_SCI# | Output    | Any or all of the PWRBTN_STS, SLPBTN_STS, and RTC_STS bits<br>in the Power Management 1 Status 2 Register can assert the<br>EC_SCI# pin if enabled by the associated bits in the Power Man-<br>agement 1 Enable 2 Register register. The EC_SCI_STS bit in the<br>EC-Only Registers register can also be used to generate an SCI on<br>the EC_SCI# pin. |

#### 13.6 Host Interface

The registers defined for the ACPI PM1 Block Interface are accessible by the various hosts as indicated in Section 13.11, "Runtime Registers".

# 13.7 Power, Clocks and Resets

This section defines the Power, Clock, and Reset parameters of the block.

13.7.1 POWER DOMAINS

#### TABLE 13-2: POWER SOURCES

| Name | Description                                                    |
|------|----------------------------------------------------------------|
| VCC1 | This power well sources the registers and logic in this block. |

## 13.7.2 CLOCKS

This section describes all the clocks in the block, including those that are derived from the I/O Interface as well as the ones that are derived or generated internally.

#### TABLE 13-3: CLOCKS

| Name                   | Description                                               |
|------------------------|-----------------------------------------------------------|
| 48 MHz Ring Oscillator | This clock signal drives selected logic (e.g., counters). |

13.7.3 RESETS

#### TABLE 13-4: RESET SIGNALS

| Name       | Description                                                            |
|------------|------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all of the registers and logic in this block. |

#### 13.8 Interrupts

This section defines the Interrupt Sources generated from this block.

| Source      | Description                                                                                                        |
|-------------|--------------------------------------------------------------------------------------------------------------------|
| ACPIPM1_CTL | This Interrupt is generated to the EC by the Host writing to the Power<br>Management 1 Control 2 Register register |
| ACPIPM1_EN  | This Interrupt is generated to the EC by the Host writing to the Power<br>Management 1 Enable 2 Register register  |
| ACPIPM1_STS | This Interrupt is generated to the EC by the Host writing to the Power<br>Management 1 Status 2 Register register  |

# 13.9 Low Power Modes

The ACPI PM1 Block Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 13.10 Description

This section describes the functions of the ACPI PM1 Block Interface in more detail.

The MEC1322 implements the ACPI fixed registers but includes only those bits that apply to the power button sleep button and RTC alarm events. The ACPI WAK\_STS, SLP\_TYP, and SLP\_EN bits are also supported.

The MEC1322 can generate SCI Interrupts to the Host. The functions described in the following sub-sections can generate a SCI event on the EC\_SCI# pin. In the MEC1322, an SCI event is considered the same as an ACPI wakeup or runtime event.

| Event                         | Event Bit    | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power Button<br>with Override | PWRBTN_STS   | The power button has a status and an enable bit in the PM1_BLK of registers to provide an SCI upon the button press. The status bit is software Read/Writable by the EC; the enable bit is Read-only by the EC. It also has a status and enable bit in the PM1_BLK of registers to indicate and control the power button override (fail-safe) event. These bits are not required by ACPI.<br>The PWRBTN_STS bit is set by the Host to enable the generation of an SCI due to the power button event. The status bit is set by the EC when it generates a power button event and is cleared by the Host writing a '1' to this bit (writing a '0' has no effect); it can also be cleared by the EC. If the enable bit is set, the EC generates an SCI power management event.                                                                                                                                          |  |  |
|                               | PWRBTNOR_STS | The power button has a status and an enable bit in the PM1_BLK of registers to provide an SCI upon the power button override. The power button override event status bit is software Read/Writable by the EC; the enable bit is software read-only by the EC. The enable bit for the override event is located at bit 1 in the Power Management 1 Control Register 2 (PM1_CN-TRL 2). The power button bit has a status and enable bit in the Runtime Registers to provide an SCI power management event on a button press. The PWRBTNOR_STS bit is set by the Host to enable the generation of an SCI due to the power button override event. The status bit is set by the EC when it generates a power button event and is cleared by the Host writing a '1' to this bit (writing a '0' has no effect); it can also be cleared by the EC. If the enable bit is set, the EC generates an SCI power management event. |  |  |
| Sleep Button                  | SLPBTN_STS   | The sleep button that has a status and an enable bit in the Runtime Regis-<br>ters to provide an SCI power management event on a button press. The<br>status bit is software Read/Writable by the EC; the enable bit is Read-only<br>by the EC.<br>The SLPBTN_STS bit is set by the Host to enable the generation of an SCI<br>due to the sleep button event. The status bit is set by the EC when it gener-<br>ates a sleep button event and is cleared by the Host writing a '1' to this bit<br>(writing a '0' has no effect); it can also be cleared by the EC. If the enable<br>bit is set, the EC will generate an SCI power management event.                                                                                                                                                                                                                                                                  |  |  |

#### 13.10.1 SCI EVENT-GENERATING FUNCTIONS

| Event     | Event Bit | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTC Alarm | RTC_STS   | The ACPI specification requires that the RTC alarm generate a hardware wake-up event from the sleeping state. The RTC alarm can be enabled as an SCI event and its status can be determined through bits in the Runtime Registers. The status bit is software Read/Writable by the EC; the enable bit is Read-only by the EC.<br>The RTC_STS bit is set by the Host to enable the generation of an SCI due to the RTC alarm event. The status bit is set by the EC when the RTC generates an alarm event and is cleared by the Host writing a '1' to this bit (writing a '0' has no effect); it can also be cleared by the EC. If the enable bit is set, the EC will generate an SCI power management event. |

Figure 13-2 describes the relationship of PM1 Status and Enable bits to the EC\_SCI# pin.

# FIGURE 13-2: EC\_SCI# INTERFACE



# 13.11 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the ACPI PM1 interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Runtime Register Base Address Table.

 TABLE 13-6:
 RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address   |
|----------------|--------------------|------|----------------------------------|----------------|
| ACPI PM1 Block | 0                  | LPC  | I/O                              | Programmed BAR |
| Interface      | 0                  | EC   | 32-bit internal<br>address space | 400F_1400h     |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name                         |
|--------|---------------------------------------|
| 00h    | Power Management 1 Status 1 Register  |
| 01h    | Power Management 1 Status 2 Register  |
| 02h    | Power Management 1 Enable 1 Register  |
| 03h    | Power Management 1 Enable 2 Register  |
| 04h    | Power Management 1 Control 1 Register |
| 05h    | Power Management 1 Control 2 Register |

TABLE 13-7: RUNTIME REGISTERS SUMMARY

© 2014 - 2015 Microchip Technology Inc.

# **MEC1322**

## TABLE 13-7: RUNTIME REGISTERS SUMMARY (CONTINUED)

| Offset | Register Name                         |  |
|--------|---------------------------------------|--|
| 06h    | Power Management 2 Control 1 Register |  |
| 07h    | Power Management 2 Control 2 Register |  |

# 13.11.1 POWER MANAGEMENT 1 STATUS 1 REGISTER

| Offset | 00h         |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | Reserved    | R    | -       | -              |

## 13.11.2 POWER MANAGEMENT 1 STATUS 2 REGISTER

| Offset | 01h                                                                                                                                                                                                                                                                                             |                         |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                     | Туре                    | Default | Reset<br>Event |
| 7      | WAK_STS<br>This bit can be set or cleared by the EC. The Host writing a one to<br>this bit can also clear this bit.                                                                                                                                                                             | R/WC<br>(Note 13<br>-1) | 00h     | VCC1_R<br>ESET |
| 6:4    | Reserved                                                                                                                                                                                                                                                                                        | R                       | -       | -              |
| 3      | PWRBTNOR_STS<br>This bit can be set or cleared by the EC to simulate a Power button<br>override event status if the power is controlled by the EC. The Host<br>writing a one to this bit can also clear this bit. The EC must generate<br>the associated hardware event under software control. | R/WC<br>(Note 13<br>-1) | 00h     | VCC1_R<br>ESET |
| 2      | RTC_STS<br>This bit can be set or cleared by the EC to simulate a RTC status.<br>The Host writing a one to this bit can also clear this bit. The EC must<br>generate the associated SCI interrupt under software control.                                                                       | R/WC<br>(Note 13<br>-1) | 00h     | VCC1_R<br>ESET |
| 1      | SLPBTN_STS<br>This bit can be set or cleared by the EC to simulate a Sleep button<br>status if the sleep state is controlled by the EC. The Host writing a<br>one to this bit can also clear this bit. The EC must generate the<br>associated SCI interrupt under software control.             | R/WC<br>(Note 13<br>-1) | 00h     | VCC1_R<br>ESET |
| 0      | PWRBTN_STS<br>This bit can be set or cleared by the EC to simulate a Power button<br>status if the power is controlled by the EC. The Host writing a one to<br>this bit can also clear this bit. The EC must generate the associated<br>SCI interrupt under software control.                   | R/WC<br>(Note 13<br>-1) | 00h     | VCC1_R<br>ESET |

**Note 13-1** These bits are set/cleared by the EC directly i.e., writing '1' sets the bit and writing '0' clears it. These bits can also be cleared by the Host software writing a one to this bit position and by VCC1\_RESET. Writing a 0 by the Host has no effect.

# 13.11.3 POWER MANAGEMENT 1 ENABLE 1 REGISTER

| Offset | 02h         |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | Reserved    | R    | -       | -              |

## 13.11.4 POWER MANAGEMENT 1 ENABLE 2 REGISTER

| Offset | 03h                                                                                 |                        |         |                |
|--------|-------------------------------------------------------------------------------------|------------------------|---------|----------------|
| Bits   | Description                                                                         | Туре                   | Default | Reset<br>Event |
| 7:3    | Reserved                                                                            | R                      | -       | -              |
| 2      | RTC_EN<br>This bit can be read or written by the Host. It can be read by the EC.    | R/W<br>(Note 13<br>-2) | 00h     | VCC1_R<br>ESET |
| 1      | SLPBTN_EN<br>This bit can be read or written by the Host. It can be read by the EC. | R/W<br>(Note 13<br>-2) | 00h     | VCC1_R<br>ESET |
| 0      | PWRBTN_EN<br>This bit can be read or written by the Host. It can be read by the EC. | R/W<br>(Note 13<br>-2) | 00h     | VCC1_R<br>ESET |

**Note 13-2** These bits are read-only by the EC.

# 13.11.5 POWER MANAGEMENT 1 CONTROL 1 REGISTER

| Offset | 04h         |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | Reserved    | R    | 0h      | VCC1_R<br>ESET |

# 13.11.6 POWER MANAGEMENT 1 CONTROL 2 REGISTER

| Offset | 05h                                                           |                    |         |                |
|--------|---------------------------------------------------------------|--------------------|---------|----------------|
| Bits   | Description                                                   | Туре               | Default | Reset<br>Event |
| 7:6    | Reserved                                                      | R                  | -       | -              |
| 5      | SLP_EN                                                        | See                | 00h     | VCC1_R         |
|        | See Table 13-8.                                               | Table 13           |         | ESET           |
|        |                                                               | -8.                |         |                |
| 4:2    | SLP_TYP                                                       | R/W                | 00h     | VCC1_R         |
|        | These bits can be set or cleared by the Host, read by the EC. | (Note 13           |         | ESET           |
|        |                                                               | - <mark>3</mark> ) |         |                |
| 1      | PWRBTNOR_EN                                                   | R/W                | 00h     | VCC1_R         |
|        | This bit can be set or cleared by the Host, read by the EC.   | (Note 13           |         | ESET           |
|        |                                                               | <b>-3</b> )        |         |                |
| 0      | Reserved                                                      | R                  | -       | -              |

**Note 13-3** These bits are read-only by the EC.

# TABLE 13-8: SLP\_EN DEFINITION

| Host / EC | R/W                             | Description                                            |
|-----------|---------------------------------|--------------------------------------------------------|
| Host      | Read                            | Always reads 0                                         |
|           | Write                           | Writing a 0 has no effect, Writing a 1 sets this bit   |
| EC        | Read Reads the value of the bit |                                                        |
|           | Write                           | Writing a 0 has no effect, Writing a 1 clears this bit |

## 13.11.7 POWER MANAGEMENT 2 CONTROL 1 REGISTER

| Offset | 06h         |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | Reserved    | R    | -       | -              |

# 13.11.8 POWER MANAGEMENT 2 CONTROL 2 REGISTER

| Offset | 07h         |      |         |                |
|--------|-------------|------|---------|----------------|
| Bits   | Description | Туре | Default | Reset<br>Event |
| 7:0    | Reserved    | R    | -       | -              |

# 13.12 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the ACPI PM1 interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

#### TABLE 13-9: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance        | Instance Number | Host | Address Space  | Base Address |
|-----------------------|-----------------|------|----------------|--------------|
| ACPI PM1 Block Inter- | 0               | EC   | 32-bit address | 400F_1500h   |
| face                  |                 |      | space          |              |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 13-10: EC-ONLY REGISTERS SUMMARY

| Offset | Register Name                         |
|--------|---------------------------------------|
| 00h    | Power Management 1 Status 1 Register  |
| 01h    | Power Management 1 Status 2 Register  |
| 02h    | Power Management 1 Enable 1 Register  |
| 03h    | Power Management 1 Enable 2 Register  |
| 04h    | Power Management 1 Control 1 Register |
| 05h    | Power Management 1 Control 2 Register |
| 06h    | Power Management 2 Control 1 Register |
| 07h    | Power Management 2 Control 2 Register |
| 10h    | EC_PM_STS Register                    |

**Note:** The Power Management Status, Enable and Control registers in Table 13-10, "EC-Only Registers Summary" are described in Section 13.11, "Runtime Registers," on page 173.

# 13.12.1 EC\_PM\_STS REGISTER

| Offset | 10h                                                                                          |      |         |                |
|--------|----------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                  | Туре | Default | Reset<br>Event |
| 7:1    | UD                                                                                           | R/W  | 00h     | VCC1_R<br>ESET |
| 0      | EC_SCI_STS<br>If the EC_SCI_STS bit is "1", an interrupt is generated on the<br>EC_SCI# pin. | R/W  | 00h     | VCC1_R<br>ESET |

Note: This register is only accessed by the EC. There is no host access to this register.

# 14.0 UART

## 14.1 Introduction

The 16550 UART (Universal Asynchronous Receiver/Transmitter) is a full-function Two Pin Serial Port that supports the standard RS-232 Interface.

#### 14.2 References

1. EIA Standard RS-232-C specification

#### 14.3 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

## FIGURE 14-1: I/O DIAGRAM OF BLOCK



## 14.4 Signal Description

#### TABLE 14-1: SIGNAL DESCRIPTION TABLE

| Name | Direction | Description                  |
|------|-----------|------------------------------|
| TXD  | Output    | Transmit serial data output. |
| RXD  | Input     | Receiver serial data input.  |

#### 14.5 Host Interface

The UART is accessed by host software via a registered interface, as defined in Section 14.10, "Configuration Registers" and Section 14.11, "Runtime Registers".

# 14.6 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 14.6.1 POWER DOMAINS

#### TABLE 14-2: POWER SOURCES

| Name | Description                                                             |
|------|-------------------------------------------------------------------------|
| VCC1 | This Power Well is used to power the registers and logic in this block. |

# 14.6.2 CLOCK INPUTS

#### TABLE 14-3: CLOCK INPUTS

| Name          | Description                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 1.8432MHz_Clk | The UART requires a 1.8432 MHz $\pm$ 2% clock input for baud rate generation.                                                       |
| 24MHz_Clk     | 24 MHz $\pm$ 2% clock input. This clock may be enabled to generate the baud rate, which requires a 1.8432 MHz $\pm$ 2% clock input. |

#### 14.6.3 RESETS

#### TABLE 14-4: RESET SIGNALS

| Name       | Description                                                                                                                                                                     |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| VCC1_RESET | This reset is asserted when VCC1 is applied.                                                                                                                                    |  |
| nSIO_RESET | This is an alternate reset condition, typically asserted when the main power rail is asserted.                                                                                  |  |
| RESET      | This reset is determined by the POWER bit signal. When the pow signal is 1, this signal is equal to nSIO_RESET. When the power signal is 0, this signal is equal to VCC1_RESET. |  |

#### 14.7 Interrupts

This section defines the Interrupt Sources generated from this block.

# TABLE 14-5: SYSTEM INTERRUPTS

| Source | Description                                                                                                                    |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
| UART   | The UART interrupt event output indicates if an interrupt is pending. See Table 14-13, "Interrupt Control Table," on page 186. |  |

#### TABLE 14-6: EC INTERRUPTS

| Source | Description                                                                                                                    |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------|--|
|        | The UART interrupt event output indicates if an interrupt is pending. See Table 14-13, "Interrupt Control Table," on page 186. |  |

# 14.8 Low Power Modes

The UART may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 14.9 Description

The UART is compatible with the 16450, the 16450 ACE registers and the 16C550A. The UART performs serial-to-parallel conversions on received characters and parallel-to-serial conversions on transmit characters. Two sets of baud rates are provided. When the 1.8432 MHz source clock is selected, standard baud rates from 50 to 115.2K are available. When the source clock is 32.26 MHz, baud rates from 126K to 2,016K are available. The character options are programmable for 1 start; 1, 1.5 or 2 stop bits; even, odd, sticky or no parity; and prioritized interrupts. The UART contains a programmable baud rate generator that is capable of dividing the input clock signal by 1 to 65535. The UART is also capable of supporting the MIDI data rate. Refer to the Configuration Registers for information on disabling, powering down and changing the base address of the UART. The UART interrupt is enabled by programming OUT2 of the UART to logic "1." Because OUT2 is logic "0," it disables the UART's interrupt. The UART is accessible by both the Host and the EC.

# 14.9.1 PROGRAMMABLE BAUD RATE

The Serial Port contains a programmable Baud Rate Generator that is capable of dividing the internal clock source by any divisor from 1 to 65535. The clock source is either the 1.8432MHz\_Clk clock source or the 24MHz\_Clk clock source. The output frequency of the Baud Rate Generator is 16x the Baud rate. Two eight bit latches store the divisor in 16 bit binary format. These Divisor Latches must be loaded during initialization in order to ensure desired operation of the Baud Rate Generator. Upon loading either of the Divisor Latches, a 16 bit Baud counter is immediately loaded. This prevents long counts on initial load. If a 0 is loaded into the BRG registers, the output divides the clock by the number 3. If a 1 is loaded, the output is the inverse of the input oscillator. If a two is loaded, the output is a divide by 2 signal with a 50% duty cycle. If a 3 or greater is loaded, the output is low for 2 bits and high for the remainder of the count.

The following tables show possible baud rates.

| esired Baud Rate | BAUD_CLOCK_SEL | Divisor Used to Generate<br>16X Clock |
|------------------|----------------|---------------------------------------|
| 50               | 0              | 2304                                  |
| 75               | 0              | 1536                                  |
| 110              | 0              | 1047                                  |
| 134.5            | 0              | 857                                   |
| 150              | 0              | 768                                   |
| 300              | 0              | 384                                   |
| 600              | 0              | 192                                   |
| 1200             | 0              | 96                                    |
| 1800             | 0              | 64                                    |
| 2000             | 0              | 58                                    |
| 2400             | 0              | 48                                    |
| 3600             | 0              | 32                                    |
| 4800             | 0              | 24                                    |
| 7200             | 0              | 16                                    |
| 9600             | 0              | 12                                    |
| 19200            | 0              | 6                                     |
| 38400            | 0              | 3                                     |
| 57600            | 0              | 2                                     |
| 115200           | 0              | 1                                     |

| Desired Baud Rate | BAUD_CLOCK_SEL | Divisor Used to Generate<br>16X Clock |
|-------------------|----------------|---------------------------------------|
| 125000            | 1              | 12                                    |
| 136400            | 1              | 11                                    |
| 150000            | 1              | 10                                    |
| 166700            | 1              | 9                                     |
| 187500            | 1              | 8                                     |
| 214300            | 1              | 7                                     |
| 250000            | 1              | 6                                     |

| Desired Baud Rate | BAUD_CLOCK_SEL | Divisor Used to Generate<br>16X Clock |
|-------------------|----------------|---------------------------------------|
| 300000            | 1              | 5                                     |
| 375000            | 1              | 4                                     |
| 500000            | 1              | 3                                     |
| 750000            | 1              | 2                                     |
| 1500000           | 1              | 1                                     |

TABLE 14-8: UART BAUD RATES USING CLOCK SOURCE 24MHz\_Clk (CONTINUED)

# 14.10 Configuration Registers

The registers listed in the Configuration Register Summary table are for a single instance of the UART. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Configuration Register Base Address Table.

#### FIGURE 14-2: CONFIGURATION REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Logical<br>Device<br>Number | Host | Address Space                 | Base Address |
|----------------|--------------------|-----------------------------|------|-------------------------------|--------------|
| UART           | 0                  | 7                           | LPC  | Configuration Port            | INDEX = 00h  |
| UART           | 0                  |                             | EC   | 32-bit internal address space | 400F_1F00h   |

Each Configuration register access through the Host Access Port is via its LDN and its Host Access Port Index. EC access is a relative offset to the EC Base Address.

#### TABLE 14-9: CONFIGURATION REGISTER SUMMARY

| Offset | Register Name (Mnemonic)      |
|--------|-------------------------------|
| 30h    | Activate Register             |
| F0h    | Configuration Select Register |

## 14.10.1 ACTIVATE REGISTER

| Offset | 30h                                                                                                                                                      |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                              | Туре | Default | Reset<br>Event |
| 7:1    | Reserved                                                                                                                                                 | R    | -       | -              |
| 0      | ACTIVATE                                                                                                                                                 | R/W  | 0b      | RESET          |
|        | When this bit is 1, the UART logical device is powered and func-<br>tional. When this bit is 0, the UART logical device is powered down<br>and inactive. |      |         |                |

#### 14.10.2 CONFIGURATION SELECT REGISTER

| Offset | F0h                                                                                                                                              |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                      | Туре | Default | Reset<br>Event |
| 7:3    | Reserved                                                                                                                                         | R    | -       | -              |
| 2      | POLARITY                                                                                                                                         | R/W  | 0b      | RESET          |
|        | 1=The UART_TX and UART_RX pins functions are inverted<br>0=The UART_TX and UART_RX pins functions are not inverted                               |      |         |                |
| 1      | POWER                                                                                                                                            | R/W  | 1b      | RESET          |
|        | 1=The RESET reset signal is derived from nSIO_RESET<br>0=The RESET reset signal is derived from VCC1_RESET                                       |      |         |                |
| 0      | CLK_SRC                                                                                                                                          | R/W  | 0b      | RESET          |
|        | 1=The UART Baud Clock is derived from an external clock source<br>0=The UART Baud Clock is derived from one of the two internal clock<br>sources |      |         |                |

# 14.11 Runtime Registers

The registers listed in the Runtime Register Summary table are for a single instance of the UART. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in Runtime Register Base Address Table.

# TABLE 14-10: RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 14-1) |
|----------------|--------------------|------|----------------------------------|--------------------------|
| UART           | 0                  | LPC  | I/O                              | Programmed BAR           |
|                |                    | EC   | 32-bit internal<br>address space | 400F_1C00h               |

**Note 14-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

TABLE 14-11: RUNTIME REGISTER SUMMARY

| DLAB<br>(Note 14-2) | Offset | Register Name (Mnemonic)                      |
|---------------------|--------|-----------------------------------------------|
| 0                   | 0h     | Receive Buffer Register                       |
| 0                   | 0h     | Transmit Buffer Register                      |
| 1                   | 0h     | Programmable Baud Rate Generator LSB Register |
| 1                   | 1h     | Programmable Baud Rate Generator MSB Register |
| 0                   | 1h     | Interrupt Enable Register                     |
| х                   | 02h    | FIFO Control Register                         |
| x                   | 02h    | Interrupt Identification Register             |
| х                   | 03h    | Line Control Register                         |
| х                   | 04h    | Modem Control Register                        |
| x                   | 05h    | Line Status Register                          |
| х                   | 06h    | Modem Status Register                         |
| х                   | 07h    | Scratchpad Register                           |

**Note 14-2** DLAB is bit 7 of the Line Control Register.

### 14.11.1 RECEIVE BUFFER REGISTER

| Offset | 0h (DLAB=0)                                                                                                                                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:0    | RECEIVED_DATA<br>This register holds the received incoming data byte. Bit 0 is the least<br>significant bit, which is transmitted and received first. Received data<br>is double buffered; this uses an additional shift register to receive the<br>serial data stream and convert it to a parallel 8 bit word which is<br>transferred to the Receive Buffer register. The shift register is not<br>accessible. | R    | Oh      | RESET          |

# 14.11.2 TRANSMIT BUFFER REGISTER

| Offset | 0h (DLAB=0)                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 7:0    | TRANSMIT_DATA<br>This register contains the data byte to be transmitted. The transmit<br>buffer is double buffered, utilizing an additional shift register (not<br>accessible) to convert the 8 bit data word to a serial format. This shift<br>register is loaded from the Transmit Buffer when the transmission of<br>the previous byte is complete. | W    | 0h      | RESET          |

# 14.11.3 PROGRAMMABLE BAUD RATE GENERATOR LSB REGISTER

| Offset | 00h (DLAB=1)                                  |      |         |                |
|--------|-----------------------------------------------|------|---------|----------------|
| Bits   | Description                                   | Туре | Default | Reset<br>Event |
| 7:0    | BAUD_RATE_DIVISOR_LSB                         | R/W  | 0h      | RESET          |
|        | See Section 14.9.1, "Programmable Baud Rate". |      |         |                |

## 14.11.4 PROGRAMMABLE BAUD RATE GENERATOR MSB REGISTER

| Offset | 01h (DLAB=1)                                                                                                                                                                                                                                                       |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event |
| 7      | BAUD_CLK_SEL                                                                                                                                                                                                                                                       | R/W  | 0h      | RESET          |
|        | <ul> <li>1=If CLK_SRC is '0', the baud clock is derived from the 1.8432MHz<br/>Clk. If CLK_SRC is '1', this bit has no effect</li> <li>1=If CLK_SRC is '0', the baud clock is derived from the 24MHz_Clk.<br/>If CLK_SRC is '1', this bit has no effect</li> </ul> |      |         |                |
| 6:0    | BAUD_RATE_DIVISOR_MSB<br>See Section 14.9.1, "Programmable Baud Rate".                                                                                                                                                                                             | R/W  | 0h      | RESET          |

## 14.11.5 INTERRUPT ENABLE REGISTER

The lower four bits of this register control the enables of the five interrupt sources of the Serial Port interrupt. It is possible to totally disable the interrupt system by resetting bits 0 through 3 of this register. Similarly, setting the appropriate bits of this register to a high, selected interrupts can be enabled. Disabling the interrupt system inhibits the Interrupt Identification Register and disables any Serial Port interrupt out of the MEC1322. All other system functions operate in their normal manner, including the Line Status and MODEM Status Registers. The contents of the Interrupt Enable Register are described below.

| Offset | 01h (DLAB=0)                                                                                                                                                                                                              |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:4    | Reserved                                                                                                                                                                                                                  | R    | -       | -              |
| 3      | EMSI                                                                                                                                                                                                                      | R/W  | 0h      | RESET          |
|        | This bit enables the MODEM Status Interrupt when set to logic "1".<br>This is caused when one of the Modem Status Register bits changes<br>state.                                                                         |      |         |                |
| 2      | ELSI                                                                                                                                                                                                                      | R/W  | 0h      | RESET          |
|        | This bit enables the Received Line Status Interrupt when set to logic "1". The error sources causing the interrupt are Overrun, Parity, Framing and Break. The Line Status Register must be read to determine the source. |      |         |                |
| 1      | ETHREI                                                                                                                                                                                                                    | R/W  | 0h      | RESET          |
|        | This bit enables the Transmitter Holding Register Empty Interrupt when set to logic "1".                                                                                                                                  |      |         |                |
| 0      | ERDAI                                                                                                                                                                                                                     | R/W  | 0h      | RESET          |
|        | This bit enables the Received Data Available Interrupt (and timeout interrupts in the FIFO mode) when set to logic "1".                                                                                                   |      |         |                |

#### 14.11.6 FIFO CONTROL REGISTER

This is a write only register at the same location as the Interrupt Identification Register.

Note: DMA is not supported.

| Offset | 02h                                                                                                                                                                  |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 7:6    | RECV_FIFO_TRIGGER_LEVEL                                                                                                                                              | W    | 0h      | RESET          |
|        | These bits are used to set the trigger level for the RCVR FIFO inter-<br>rupt.                                                                                       |      |         |                |
| 5:4    | Reserved                                                                                                                                                             | R    | -       | -              |
| 3      | DMA_MODE_SELECT                                                                                                                                                      | W    | 0h      | RESET          |
|        | Writing to this bit has no effect on the operation of the UART. The RXRDY and TXRDY pins are not available on this chip.                                             |      |         |                |
| 2      | CLEAR_XMIT_FIFO                                                                                                                                                      | W    | 0h      | RESET          |
|        | Setting this bit to a logic "1" clears all bytes in the XMIT FIFO and resets its counter logic to "0". The shift register is not cleared. This bit is self-clearing. |      |         |                |
| 1      | CLEAR_RECv_FIFO                                                                                                                                                      | W    | 0h      | RESET          |
|        | Setting this bit to a logic "1" clears all bytes in the RCVR FIFO and resets its counter logic to "0". The shift register is not cleared. This bit is self-clearing. |      |         |                |

| Offset | 02h                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 0      | EXRF<br>Enable XMIT and RECV FIFO. Setting this bit to a logic "1" enables<br>both the XMIT and RCVR FIFOs. Clearing this bit to a logic "0" dis-<br>ables both the XMIT and RCVR FIFOs and clears all bytes from both<br>FIFOs. When changing from FIFO Mode to non-FIFO (16450) mode,<br>data is automatically cleared from the FIFOs. This bit must be a 1<br>when other bits in this register are written to or they will not be prop-<br>erly programmed. | W    | Oh      | RESET          |

# TABLE 14-12: RECV FIFO TRIGGER LEVELS

| Bit 7 | Bit 6 | RECV FIFO<br>Trigger Level (BYTES) |
|-------|-------|------------------------------------|
| 0     | 0     | 1                                  |
|       | 1     | 4                                  |
| 1     | 0     | 8                                  |
|       | 1     | 14                                 |

# 14.11.7 INTERRUPT IDENTIFICATION REGISTER

By accessing this register, the host CPU can determine the highest priority interrupt and its source. Four levels of priority interrupt exist. They are in descending order of priority:

- 1. Receiver Line Status (highest priority)
- 2. Received Data Ready
- 3. Transmitter Holding Register Empty
- 4. MODEM Status (lowest priority)

Information indicating that a prioritized interrupt is pending and the source of that interrupt is stored in the Interrupt Identification Register (refer to Table 14-13). When the CPU accesses the IIR, the Serial Port freezes all interrupts and indicates the highest priority pending interrupt to the CPU. During this CPU access, even if the Serial Port records new interrupts, the current indication does not change until access is completed. The contents of the IIR are described below.

| Offset | 02h                                                                                                                                                                                                                                                      |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 7:6    | FIFO_EN                                                                                                                                                                                                                                                  | R    | 0h      | RESET          |
|        | These two bits are set when the FIFO CONTROL Register bit 0 equals 1.                                                                                                                                                                                    |      |         |                |
| 5:4    | Reserved                                                                                                                                                                                                                                                 | R    | -       | -              |
| 3:1    | INTID                                                                                                                                                                                                                                                    | R    | 0h      | RESET          |
|        | These bits identify the highest priority interrupt pending as indicated<br>by Table 14-13, "Interrupt Control Table". In non-FIFO mode, Bit[3] is<br>a logic "0". In FIFO mode Bit[3] is set along with Bit[2] when a time-<br>out interrupt is pending. |      |         |                |

| Offset | 02h                                                                                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 0      | IPEND<br>This bit can be used in either a hardwired prioritized or polled envi-<br>ronment to indicate whether an interrupt is pending. When bit 0 is a<br>logic '0' an interrupt is pending and the contents of the IIR may be<br>used as a pointer to the appropriate internal service routine. When<br>bit 0 is a logic '1' no interrupt is pending. | R    | 1h      | RESET          |

| FIFO<br>Mode<br>Only |       | pt Identii<br>Register |       | Interrupt SET and RESET Functions |                                         |                                                                                                                                                                         | s                                                                                                           |
|----------------------|-------|------------------------|-------|-----------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Bit 3                | Bit 2 | Bit 1                  | Bit 0 | Priority<br>Level                 | Interrupt Type                          | Interrupt Source                                                                                                                                                        | Interrupt Reset<br>Control                                                                                  |
| 0                    | 0     | 0                      | 1     | -                                 | None                                    | None                                                                                                                                                                    | -                                                                                                           |
|                      | 1     | 1                      | 0     | Highest                           | Receiver Line Sta-<br>tus               | Overrun Error, Par-<br>ity Error, Framing<br>Error or Break<br>Interrupt                                                                                                | Reading the Line<br>Status Register                                                                         |
|                      |       | 0                      |       | Second                            | Received Data<br>Available              | Receiver Data<br>Available                                                                                                                                              | Read Receiver Buf-<br>fer or the FIFO<br>drops below the<br>trigger level.                                  |
| 1                    |       |                        |       |                                   | Character Timeout<br>Indication         | No Characters<br>Have Been<br>Removed From or<br>Input to the RCVR<br>FIFO during the<br>last 4 Char times<br>and there is at least<br>1 char in it during<br>this time | Reading the<br>Receiver Buffer<br>Register                                                                  |
| 0                    | 0     | 1                      |       | Third                             | Transmitter Hold-<br>ing Register Empty | Transmitter Hold-<br>ing Register Empty                                                                                                                                 | Reading the IIR<br>Register (if Source<br>of Interrupt) or Writ-<br>ing the Transmitter<br>Holding Register |
|                      | 0     | 0                      |       | Fourth                            | MODEM Status                            | Clear to Send or<br>Data Set Ready or<br>Ring Indicator or<br>Data Carrier Detect                                                                                       | Reading the<br>MODEM Status<br>Register                                                                     |

# TABLE 14-13: INTERRUPT CONTROL TABLE

#### 14.11.8 LINE CONTROL REGISTER

| Offset | 03h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 7      | DLAB<br>Divisor Latch Access Bit (DLAB). It must be set high (logic "1") to<br>access the Divisor Latches of the Baud Rate Generator during read<br>or write operations. It must be set low (logic "0") to access the<br>Receiver Buffer Register, the Transmitter Holding Register, or the<br>Interrupt Enable Register.                                                                                                                                                                                                                                      | R/W  | 0h      | RESET          |
| 6      | BREAK_CONTROL<br>Set Break Control bit. When bit 6 is a logic "1", the transmit data out-<br>put (TXD) is forced to the Spacing or logic "0" state and remains<br>there (until reset by a low level bit 6) regardless of other transmitter<br>activity. This feature enables the Serial Port to alert a terminal in a<br>communications system.                                                                                                                                                                                                                | R/W  | Oh      | RESET          |
| 5      | STICK_PARITY<br>Stick Parity bit. When parity is enabled it is used in conjunction with<br>bit 4 to select Mark or Space Parity. When LCR bits 3, 4 and 5 are 1<br>the Parity bit is transmitted and checked as a 0 (Space Parity). If bits<br>3 and 5 are 1 and bit 4 is a 0, then the Parity bit is transmitted and<br>checked as 1 (Mark Parity). If bit 5 is 0 Stick Parity is disabled.<br>Bit 3 is a logic "1" and bit 5 is a logic "1", the parity bit is transmitted<br>and then detected by the receiver in the opposite state indicated by<br>bit 4. | R/W  | Oh      | RESET          |
| 4      | PARITY_SELECT<br>Even Parity Select bit. When bit 3 is a logic "1" and bit 4 is a logic "0",<br>an odd number of logic "1" is is transmitted or checked in the data<br>word bits and the parity bit. When bit 3 is a logic "1" and bit 4 is a<br>logic "1" an even number of bits is transmitted and checked.                                                                                                                                                                                                                                                  | R/W  | Oh      | RESET          |
| 3      | ENABLE_PARITY<br>Parity Enable bit. When bit 3 is a logic "1", a parity bit is gener-<br>ated (transmit data) or checked (receive data) between the last<br>data word bit and the first stop bit of the serial data. (The parity bit is<br>used to generate an even or odd number of 1s when the data word<br>bits and the parity bit are summed).                                                                                                                                                                                                             | R/W  | Oh      | RESET          |
| 2      | STOP_BITS<br>This bit specifies the number of stop bits in each transmitted or<br>received serial character. Table 14-14 summarizes the information.                                                                                                                                                                                                                                                                                                                                                                                                           | R/W  | Oh      | RESET          |
| 1:0    | WORD_LENGTH<br>These two bits specify the number of bits in each transmitted or<br>received serial character. The encoding of bits 0 and 1 is as follows:                                                                                                                                                                                                                                                                                                                                                                                                      | R/W  | 0h      | RESET          |

# TABLE 14-14: STOP BITS

| Bit 2 | Word Length | Number of Stop Bits |
|-------|-------------|---------------------|
| 0     |             | 1                   |
| 1     | 5 bits      | 1.5                 |
|       | 6 bits      | 2                   |
|       | 7 bits      |                     |
|       | 8 bits      |                     |

Note: The receiver will ignore all stop bits beyond the first, regardless of the number used in transmitting.

#### TABLE 14-15: SERIAL CHARACTER

| Bit 1 | Bit 0 | Word Length |
|-------|-------|-------------|
| 0     | 0     | 5 Bits      |
| 0     | 1     | 6 Bits      |
| 1     | 0     | 7 Bits      |
| 1     | 1     | 8 Bits      |

The Start, Stop and Parity bits are not included in the word length.

# 14.11.9 MODEM CONTROL REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 7:5    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | -       | -              |
| 4      | LOOPBACK                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W  | 0h      | RESET          |
|        | <ul><li>This bit provides the loopback feature for diagnostic testing of the Serial Port. When bit 4 is set to logic "1", the following occur:</li><li>1. The TXD is set to the Marking State (logic "1").</li></ul>                                                                                                                                                                                                                                                |      |         |                |
|        | 2. The receiver Serial Input (RXD) is disconnected.                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
|        | <ol> <li>The output of the Transmitter Shift Register is "looped back"<br/>into the Receiver Shift Register input.</li> </ol>                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|        | <ol> <li>All MODEM Control inputs (nCTS, nDSR, nRI and nDCD) are<br/>disconnected.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|        | <ol> <li>The four MODEM Control outputs (nDTR, nRTS, OUT1 and<br/>OUT2) are internally connected to the four MODEM Control<br/>inputs (nDSR, nCTS, RI, DCD).</li> </ol>                                                                                                                                                                                                                                                                                             |      |         |                |
|        | 6. The Modem Control output pins are forced inactive high.                                                                                                                                                                                                                                                                                                                                                                                                          |      |         |                |
|        | 7. Data that is transmitted is immediately received.                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                |
|        | This feature allows the processor to verify the transmit and receive<br>data paths of the Serial Port. In the diagnostic mode, the receiver<br>and the transmitter interrupts are fully operational. The MODEM<br>Control Interrupts are also operational but the interrupts' sources are<br>now the lower four bits of the MODEM Control Register instead of<br>the MODEM Control inputs. The interrupts are still controlled by the<br>Interrupt Enable Register. |      |         |                |
| 3      | OUT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W  | 0h      | RESET          |
|        | Output 2 (OUT2). This bit is used to enable an UART interrupt.<br>When OUT2 is a logic "0", the serial port interrupt output is forced to<br>a high impedance state - disabled. When OUT2 is a logic "1", the<br>serial port interrupt outputs are enabled.                                                                                                                                                                                                         |      |         |                |
| 2      | OUT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W  | 0h      | RESET          |
|        | This bit controls the Output 1 (OUT1) bit. This bit does not have an output pin and can only be read or written by the CPU.                                                                                                                                                                                                                                                                                                                                         |      |         |                |
| 1      | RTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W  | 0h      | RESET          |
|        | This bit controls the Request To Send (nRTS) output. Bit 1 affects the nRTS output in a manner identical to that described above for bit 0.                                                                                                                                                                                                                                                                                                                         |      |         |                |

| Offset | 04h                                                                                                                                                                                                       |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 0      | DTR                                                                                                                                                                                                       | R/W  | 0h      | RESET          |
|        | This bit controls the Data Terminal Ready (nDTR) output. When bit 0 is set to a logic "1", the nDTR output is forced to a logic "0". When bit 0 is a logic "0", the nDTR output is forced to a logic "1". |      |         |                |

# 14.11.10 LINE STATUS REGISTER

| Offset | 05h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7      | FIFO_ERROR<br>This bit is permanently set to logic "0" in the 450 mode. In the<br>FIFO mode, this bit is set to a logic "1" when there is at least one<br>parity error, framing error or break indication in the FIFO. This bit<br>is cleared when the LSR is read if there are no subsequent errors<br>in the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R    | Oh      | RESET          |
| 6      | TRANSMIT_ERROR<br>Transmitter Empty. Bit 6 is set to a logic "1" whenever the Trans-<br>mitter Holding Register (THR) and Transmitter Shift Register<br>(TSR) are both empty. It is reset to logic "0" whenever either the<br>THR or TSR contains a data character. Bit 6 is a read only bit. In<br>the FIFO mode this bit is set whenever the THR and TSR are both<br>empty,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R    | Oh      | RESET          |
| 5      | TRANSMIT_EMPTY<br>Transmitter Holding Register Empty Bit 5 indicates that the Serial<br>Port is ready to accept a new character for transmission. In addi-<br>tion, this bit causes the Serial Port to issue an interrupt when the<br>Transmitter Holding Register interrupt enable is set high. The<br>THRE bit is set to a logic "1" when a character is transferred from<br>the Transmitter Holding Register into the Transmitter Shift Regis-<br>ter. The bit is reset to logic "0" whenever the CPU loads the Trans-<br>mitter Holding Register. In the FIFO mode this bit is set when the<br>XMIT FIFO is empty, it is cleared when at least 1 byte is written to<br>the XMIT FIFO. Bit 5 is a read only bit.                                                                                                                                                                                                                                        | R    | Oh      | RESET          |
| 4      | BREAK_INTERRUPT<br>Break Interrupt. Bit 4 is set to a logic "1" whenever the received<br>data input is held in the Spacing state (logic "0") for longer than a<br>full word transmission time (that is, the total time of the start bit +<br>data bits + parity bits + stop bits). The BI is reset after the CPU<br>reads the contents of the Line Status Register. In the FIFO mode<br>this error is associated with the particular character in the FIFO it<br>applies to. This error is indicated when the associated character is<br>at the top of the FIFO. When break occurs only one zero character<br>is loaded into the FIFO. Restarting after a break is received,<br>requires the serial data (RXD) to be logic "1" for at least 1/2 bit<br>time.<br>Bits 1 through 4 are the error conditions that produce a Receiver<br>Line Status Interrupt BIT 3 whenever any of the corresponding<br>conditions are detected and the interrupt is enabled | R    | Oh      | RESET          |

# **MEC1322**

| Offset | 05h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 3      | FRAME_ERROR<br>Framing Error. Bit 3 indicates that the received character did not<br>have a valid stop bit. Bit 3 is set to a logic "1" whenever the stop bit<br>following the last data bit or parity bit is detected as a zero bit<br>(Spacing level). This bit is reset to a logic "0" whenever the Line<br>Status Register is read. In the FIFO mode this error is associated<br>with the particular character in the FIFO it applies to. This error is<br>indicated when the associated character is at the top of the FIFO.<br>The Serial Port will try to resynchronize after a framing error. To do<br>this, it assumes that the framing error was due to the next start bit,<br>so it samples this 'start' bit twice and then takes in the 'data'. | R    | Oh      | RESET          |
| 2      | PARITY ERROR<br>Parity Error. Bit 2 indicates that the received data character does<br>not have the correct even or odd parity, as selected by the even<br>parity select bit. This bit is set to a logic "1" upon detection of a<br>parity error and is reset to a logic "0" whenever the Line Status<br>Register is read. In the FIFO mode this error is associated with the<br>particular character in the FIFO it applies to. This error is indicated<br>when the associated character is at the top of the FIFO.                                                                                                                                                                                                                                        | R    | Oh      | RESET          |
| 1      | OVERRUN_ERROR<br>Overrun Error. Bit 1 indicates that data in the Receiver Buffer Reg-<br>ister was not read before the next character was transferred into<br>the register, thereby destroying the previous character. In FIFO<br>mode, an overrun error will occur only when the FIFO is full and<br>the next character has been completely received in the shift regis-<br>ter, the character in the shift register is overwritten but not trans-<br>ferred to the FIFO. This bit is set to a logic "1" immediately upon<br>detection of an overrun condition, and reset whenever the Line<br>Status Register is read.                                                                                                                                    | R    | Oh      | RESET          |
| 0      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R    | 0h      | RESET          |

# 14.11.11 MODEM STATUS REGISTER

| Offset | 06h                                                                                                                                                           |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 7      | DCD                                                                                                                                                           | R    | 0h      | RESET          |
|        | This bit is the complement of the Data Carrier Detect (nDCD) input.<br>If bit 4 of the MCR is set to logic '1', this bit is equivalent to OUT2 in<br>the MCR. |      |         |                |
| 6      | RI#                                                                                                                                                           | R    | 0h      | RESET          |
|        | This bit is the complement of the Ring Indicator (nRI) input. If bit 4 of the MCR is set to logic '1', this bit is equivalent to OUT1 in the MCR.             |      |         |                |

| Offset | 06h                                                                                                                                                                                                                   |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                           | Туре | Default | Reset<br>Event |
| 5      | DSR<br>This bit is the complement of the Data Set Ready (nDSR) input. If bit<br>4 of the MCR is set to logic '1', this bit is equivalent to DTR in the<br>MCR.                                                        | R    | Oh      | RESET          |
| 4      | CTS<br>This bit is the complement of the Clear To Send (nCTS) input. If bit 4<br>of the MCR is set to logic '1', this bit is equivalent to nRTS in the<br>MCR.                                                        | R    | Oh      | RESET          |
| 3      | DCD<br>Delta Data Carrier Detect (DDCD). Bit 3 indicates that the nDCD<br>input to the chip has changed state.<br>NOTE: Whenever bit 0, 1, 2, or 3 is set to a logic '1', a MODEM Sta-<br>tus Interrupt is generated. | R    | Oh      | RESET          |
| 2      | RI<br>Trailing Edge of Ring Indicator (TERI). Bit 2 indicates that the nRI<br>input has changed from logic '0' to logic '1'.                                                                                          | R    | 0h      | RESET          |
| 1      | DSR<br>Delta Data Set Ready (DDSR). Bit 1 indicates that the nDSR input<br>has changed state since the last time the MSR was read.                                                                                    | R    | 0h      | RESET          |
| 0      | CTS<br>Delta Clear To Send (DCTS). Bit 0 indicates that the nCTS input to<br>the chip has changed state since the last time the MSR was read.                                                                         | R    | Oh      | RESET          |

Note: The Modem Status Register (MSR) only provides the current state of the UART MODEM control lines in Loopback Mode. The MEC1322 does not support external connections for the MODEM Control inputs (nCTS, nDSR, nRI and nDCD) or for the four MODEM Control outputs (nDTR, nRTS, OUT1 and OUT2).

# 14.11.12 SCRATCHPAD REGISTER

| Offset | 07h                                                                                                                                                                              |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 7:0    | SCRATCH                                                                                                                                                                          | R/W  | 0h      | RESET          |
|        | This 8 bit read/write register has no effect on the operation of the Serial Port. It is intended as a scratchpad register to be used by the programmer to hold data temporarily. |      |         |                |

# 15.0 EC INTERRUPT AGGREGATOR

# 15.1 Introduction

The EC Interrupt Aggregator works in conjunction with the processor's interrupt interface to handle hardware interrupts and exceptions.

Exceptions are synchronous to instructions, are not maskable, and have higher priority than interrupts. All three exceptions - reset, memory error, and instruction error - are hardwired directly to the processor. Interrupts are typically asynchronous and are maskable.

Interrupts classified as wake events can be recognized without a running clock, e.g., while the MEC1322 is in sleep state.

This chapter focuses on the EC Interrupt Aggregator. Please refer to embedded controller's documentation for more information on interrupt and exception handling.

#### 15.2 References

None

#### 15.3 Terminology

None

#### 15.4 Interface

## FIGURE 15-1: BLOCK DIAGRAM OF EC Interrupt Aggregator



#### 15.4.1 SIGNAL INTERFACE

This block is not accessible from the pin interface.

#### 15.4.2 HOST INTERFACE

The registers defined for the EC Interrupt Aggregator are only accessible by the embedded controller via the EC-Only Registers.

#### 15.5 Power, Clocks and Reset

#### 15.5.1 BLOCK POWER DOMAIN

#### TABLE 15-1: BLOCK POWER

| Power Well Source | Effect on Block                                                                    |
|-------------------|------------------------------------------------------------------------------------|
| VCC1              | The EC Interrupt Aggregator block and registers operate on this single power well. |

15.5.2 BLOCK CLOCKS

None

#### 15.5.3 BLOCK RESET

#### TABLE 15-2: BLOCK RESETS

| Reset Name | Reset Description                                                                          |
|------------|--------------------------------------------------------------------------------------------|
| VUCT RESET | This signal is used to indicate when the VCC1 logic and registers in this block are reset. |

#### 15.6 Interrupts

This block aggregates all the interrupts targeted for the embedded controller into the Source Registers defined in Section 15.9, "EC-Only Registers," on page 202. The unmasked bits of each source register are then OR'd together and routed to the embedded controller's interrupt interface. The name of each Source Register identifies the IRQ number of the interrupt port on the embedded controller.

#### 15.7 Low Power Modes

This block always automatically adjusts to operate in the lowest power mode.

## 15.8 Description

The interrupt generation logic is made of 16 groups of signals, each of which consist of a Status register, a Enable register and a Result register.

The Status and Enable are latched registers. The Result register is a bit by bit AND function of the Source and Enable registers. All the bits of the Result register are OR'ed together and AND'ed with the corresponding bit in the Block Select register to form the interrupt signal that is routed to the ARM interrupt controller.

The Result register bits may also be enabled to the NVIC block via the NVIC\_EN bit in the Interrupt Control register. See Chapter 35.0, "EC Subsystem Registers"

Section 15.8.1 shows a representation of the interrupt structure.

## FIGURE 15-2: INTERRUPT STRUCTURE



#### 15.8.1 WAKE GENERATION

The EC Interrupt Aggregator notifies the Chip Power Management Features to wake the system when it detects a wake capable event has occurred. This logic requires no clocks.

The interrupt sources AND'ed with the corresponding Enable bit will be OR'ed to produce a wake event

The wake up sources are identified with a "Y" in the "WAKE" column of the Bit definitions table for each IRQ's Source Register.

#### 15.8.1.1 Configuring Wake Interrupts

All GPIO inputs are wake-capable. In order for a GPIO input to wake the MEC1322 from a sleep state, the Interrupt Detection field of the GPIO Pin Control Register must be set to Rising Edge Triggered, Falling Edge Triggered, or Either Edge Triggered. If the Interrupt Detection field is set to any other value, a GPIO input will not trigger a wake interrupt.

Some of the Wake Capable Interrupts are triggered by activity on pins that are shared with a GPIO. These interrupts will only trigger a wake if the Interrupt Detection field of the corresponding GPIO Pin Control Register is set to Rising Edge Triggered, Falling Edge Triggered, or Either Edge Triggered.

APPLICATION NOTE: Neither LPC accesses nor JTAG debug accesses are wake capable. In order to enable LPC transactions to MEC1322 Logical Devices while the MEC1322 is in a Sleep mode in which the main oscillator is shut off, just before entering sleep EC firmware must enable an interrupt on the falling edge of the GPIO associated with the LFRAME# input. When responding to this LFRAME/GPIO interrupt EC firmware should disable the LFRAME/GPIO interrupt until firmware determines that it is again appropriate to enter a Deep Sleep mode. Similarly, EC

firmware must enable an interrupt on the falling edge of the GPIO associated with JTAG\_CLK if JTAG debug accesses are required while the MEC1322 is in a sleep mode in which the main clock is turned off.

#### 15.8.2 INTERRUPT SUMMARY

Table 15-3, "Interrupt Event Aggregator Routing Summary" summarizes the interrupts, wake capabilities and NVIC vector locations.

Table 15-4, "EC Interrupt Structure" summarizes the interrupts, priorities and vector locations.

| TABLE 15-3: | INTERRUPT EVENT AGGREGATOR ROUTING SUMMARY |
|-------------|--------------------------------------------|
| IADLL IJ-J. |                                            |

| Interrupt | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
|-----------|----------------|----------------|---------------|-----------------|--------------------------|
| GPIO140   | GIRQ8          | 0              | Yes           | 57              | N/A                      |
| GPIO141   | GIRQ8          | 1              |               |                 |                          |
| GPIO142   | GIRQ8          | 2              |               |                 |                          |
| GPIO143   | GIRQ8          | 3              |               |                 |                          |
| GPIO144   | GIRQ8          | 4              |               |                 |                          |
| GPIO145   | GIRQ8          | 5              |               |                 |                          |
| GPIO146   | GIRQ8          | 6              |               |                 |                          |
| GPIO147   | GIRQ8          | 7              |               |                 |                          |
| GPIO150   | GIRQ8          | 8              |               |                 |                          |
| GPIO151   | GIRQ8          | 9              |               |                 |                          |
| GPIO152   | GIRQ8          | 10             |               |                 |                          |
| GPIO153   | GIRQ8          | 11             |               |                 |                          |
| GPIO154   | GIRQ8          | 12             |               |                 |                          |
| GPIO155   | GIRQ8          | 13             |               |                 |                          |
| GPIO156   | GIRQ8          | 14             |               |                 |                          |
| GPIO157   | GIRQ8          | 15             |               |                 |                          |
| GPIO160   | GIRQ8          | 16             |               |                 |                          |
| GPIO161   | GIRQ8          | 17             |               |                 |                          |
| GPIO162   | GIRQ8          | 18             |               |                 |                          |
| GPIO163   | GIRQ8          | 19             |               |                 |                          |
| GPIO164   | GIRQ8          | 20             |               |                 |                          |
| GPIO165   | GIRQ8          | 21             |               |                 |                          |

# **MEC1322**

| Interrupt | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
|-----------|----------------|----------------|---------------|-----------------|--------------------------|
| GPIO100   | GIRQ9          | 0              | Yes           | 58              | N/A                      |
| GPIO101   | GIRQ9          | 1              |               |                 |                          |
| GPIO102   | GIRQ9          | 2              |               |                 |                          |
| GPIO103   | GIRQ9          | 3              | 1             |                 |                          |
| GPIO104   | GIRQ9          | 4              |               |                 |                          |
| GPIO105   | GIRQ9          | 5              |               |                 |                          |
| GPIO106   | GIRQ9          | 6              | 1             |                 |                          |
| GPIO107   | GIRQ9          | 7              |               |                 |                          |
| GPIO110   | GIRQ9          | 8              |               |                 |                          |
| GPIO111   | GIRQ9          | 9              | 1             |                 |                          |
| GPIO112   | GIRQ9          | 10             | 1             |                 |                          |
| GPIO113   | GIRQ9          | 11             | 1             |                 |                          |
| GPIO114   | GIRQ9          | 12             | 1             |                 |                          |
| GPIO115   | GIRQ9          | 13             | 1             |                 |                          |
| GPIO116   | GIRQ9          | 14             |               |                 |                          |
| GPIO117   | GIRQ9          | 15             | 1             |                 |                          |
| GPIO120   | GIRQ9          | 16             | 1             |                 |                          |
| GPIO121   | GIRQ9          | 17             |               |                 |                          |
| GPIO122   | GIRQ9          | 18             |               |                 |                          |
| GPIO123   | GIRQ9          | 19             |               |                 |                          |
| GPIO124   | GIRQ9          | 20             |               |                 |                          |
| GPIO125   | GIRQ9          | 21             | 1             |                 |                          |
| GPIO126   | GIRQ9          | 22             |               |                 |                          |
| GPIO127   | GIRQ9          | 23             |               |                 |                          |
| GPIO130   | GIRQ9          | 24             |               |                 |                          |
| GPIO131   | GIRQ9          | 25             | 1             |                 |                          |
| GPIO132   | GIRQ9          | 26             | 7             |                 |                          |
| GPIO133   | GIRQ9          | 27             | 1             |                 |                          |
| GPIO134   | GIRQ9          | 28             | 1             |                 |                          |
| GPIO135   | GIRQ9          | 29             | 7             |                 |                          |
| GPIO136   | GIRQ9          | 30             | 1             |                 |                          |

| TABLE 15-3: INTERRUPT EVENT AGGREGATOR ROUTING SUMMARY (CONTINUED) |                |                |               |                 |                          |  |
|--------------------------------------------------------------------|----------------|----------------|---------------|-----------------|--------------------------|--|
| Interrupt                                                          | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |  |
| GPIO040                                                            | GIRQ10         | 0              | Yes           | 59              | N/A                      |  |
| GPIO041                                                            | GIRQ10         | 1              |               |                 |                          |  |
| GPIO042                                                            | GIRQ10         | 2              |               |                 |                          |  |
| GPIO043                                                            | GIRQ10         | 3              |               |                 |                          |  |
| GPIO044                                                            | GIRQ10         | 4              |               |                 |                          |  |
| GPIO045                                                            | GIRQ10         | 5              |               |                 |                          |  |
| GPIO046                                                            | GIRQ10         | 6              |               |                 |                          |  |
| GPIO047                                                            | GIRQ10         | 7              |               |                 |                          |  |
| GPIO050                                                            | GIRQ10         | 8              |               |                 |                          |  |
| GPIO051                                                            | GIRQ10         | 9              |               |                 |                          |  |
| GPIO052                                                            | GIRQ10         | 10             |               |                 |                          |  |
| GPIO053                                                            | GIRQ10         | 11             |               |                 |                          |  |
| GPIO054                                                            | GIRQ10         | 12             |               |                 |                          |  |
| GPIO055                                                            | GIRQ10         | 13             |               |                 |                          |  |
| GPIO056                                                            | GIRQ10         | 14             |               |                 |                          |  |
| GPIO057                                                            | GIRQ10         | 15             |               |                 |                          |  |
| GPIO060                                                            | GIRQ10         | 16             |               |                 |                          |  |
| GPIO061                                                            | GIRQ10         | 17             |               |                 |                          |  |
| GPIO062                                                            | GIRQ10         | 18             |               |                 |                          |  |
| GPIO063                                                            | GIRQ10         | 19             |               |                 |                          |  |
| GPIO064                                                            | GIRQ10         | 20             |               |                 |                          |  |
| GPIO065                                                            | GIRQ10         | 21             |               |                 |                          |  |
| GPIO066                                                            | GIRQ10         | 22             |               |                 |                          |  |
| GPIO067                                                            | GIRQ10         | 23             |               |                 |                          |  |

# **MEC1322**

| TABLE 15-3: |                |                |               |                 | •                        |
|-------------|----------------|----------------|---------------|-----------------|--------------------------|
| Interrupt   | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
| GPIO000     | GIRQ11         | 0              | Yes           | 60              | N/A                      |
| GPIO001     | GIRQ11         | 1              |               |                 |                          |
| GPIO002     | GIRQ11         | 2              |               |                 |                          |
| GPIO003     | GIRQ11         | 3              |               |                 |                          |
| GPIO004     | GIRQ11         | 4              |               |                 |                          |
| GPIO005     | GIRQ11         | 5              |               |                 |                          |
| GPIO006     | GIRQ11         | 6              |               |                 |                          |
| GPIO007     | GIRQ11         | 7              |               |                 |                          |
| GPIO010     | GIRQ11         | 8              |               |                 |                          |
| GPIO011     | GIRQ11         | 9              |               |                 |                          |
| GPIO012     | GIRQ11         | 10             |               |                 |                          |
| GPIO013     | GIRQ11         | 11             |               |                 |                          |
| GPIO014     | GIRQ11         | 12             |               |                 |                          |
| GPIO015     | GIRQ11         | 13             |               |                 |                          |
| GPIO016     | GIRQ11         | 14             |               |                 |                          |
| GPIO017     | GIRQ11         | 15             |               |                 |                          |
| GPIO020     | GIRQ11         | 16             |               |                 |                          |
| GPIO021     | GIRQ11         | 17             |               |                 |                          |
| GPIO022     | GIRQ11         | 18             |               |                 |                          |
| GPIO023     | GIRQ11         | 19             |               |                 |                          |
| GPIO024     | GIRQ11         | 20             |               |                 |                          |
| GPIO025     | GIRQ11         | 21             |               |                 |                          |
| GPIO026     | GIRQ11         | 22             |               |                 |                          |
| GPIO027     | GIRQ11         | 23             |               |                 |                          |
| GPIO030     | GIRQ11         | 24             |               |                 |                          |
| GPIO031     | GIRQ11         | 25             |               |                 |                          |
| GPIO032     | GIRQ11         | 26             |               |                 |                          |
| GPIO033     | GIRQ11         | 27             |               |                 |                          |
| GPIO034     | GIRQ11         | 28             |               |                 |                          |
| GPIO035     | GIRQ11         | 29             |               |                 |                          |
| GPIO036     | GIRQ11         | 30             |               |                 |                          |
| I2C0 / SMB0 | GIRQ12         | 0              | No            | 61              | 0                        |
| I2C1 / SMB1 | GIRQ12         | 1              | 1             |                 | 1                        |
| I2C2 / SMB2 | GIRQ12         | 2              | 1             |                 | 2                        |
| I2C3 / SMB3 | GIRQ12         | 3              | 1             |                 | 3                        |
| I2C0_0_WK   | GIRQ12         | 4              | Yes           | 1               | N/A                      |
| I2C0_1_WK   | GIRQ12         | 5              | 1             |                 |                          |
| I2C2_0_WK   | GIRQ12         | 6              |               |                 |                          |
| I2C1_0_WK   | GIRQ12         | 7              | 1             |                 |                          |
| I2C3_0_WK   | GIRQ12         | 8              |               |                 |                          |

| Interrupt     | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
|---------------|----------------|----------------|---------------|-----------------|--------------------------|
| DMA0          | GIRQ13         | 16             | No            | 62              | 4                        |
| DMA1          | GIRQ13         | 17             |               |                 | 5                        |
| DMA2          | GIRQ13         | 18             |               |                 | 6                        |
| DMA3          | GIRQ13         | 19             |               |                 | 7                        |
| DMA4          | GIRQ13         | 20             |               |                 | 8                        |
| DMA5          | GIRQ13         | 21             |               |                 | 9                        |
| DMA6          | GIRQ13         | 22             |               |                 | 10                       |
| DMA7          | GIRQ13         | 23             |               |                 | 11                       |
| DMA8          | GIRQ13         | 24             |               |                 | 81                       |
| DMA9          | GIRQ13         | 25             |               |                 | 82                       |
| DMA10         | GIRQ13         | 26             |               |                 | 83                       |
| DMA11         | GIRQ13         | 27             |               |                 | 84                       |
| LPC           | GIRQ14         | 2              | No            | 63              | 12                       |
| UART_0        | GIRQ15         | 0              | No            | 64              | 13                       |
| Reserved      | GIRQ15         | 1              |               |                 | N/A                      |
| EMI_0 (IMAP)  | GIRQ15         | 2              |               |                 | 14                       |
| Reserved      | GIRQ15         | 3              |               |                 | N/A                      |
| Reserved      | GIRQ15         | 4              |               |                 | N/A                      |
| Reserved      | GIRQ15         | 5              |               |                 | N/A                      |
| ACPIEC[0] IBF | GIRQ15         | 6              |               |                 | 15                       |
| ACPIEC[0] OBF | GIRQ15         | 7              |               |                 | 16                       |
| ACPIEC[1] IBF | GIRQ15         | 8              |               |                 | 17                       |
| ACPIEC[1] OBF | GIRQ15         | 9              |               |                 | 18                       |
| ACPIPM1 CTL   | GIRQ15         | 10             | 1             |                 | 19                       |
| ACPIPM1 EN    | GIRQ15         | 11             | 1             |                 | 20                       |
| ACPIPM1 STS   | GIRQ15         | 12             | 1             |                 | 21                       |
| 8042EM OBF    | GIRQ15         | 13             | 7             |                 | 22                       |
| 8042EM IBF    | GIRQ15         | 14             | 7             |                 | 23                       |
| MAILBOX       | GIRQ15         | 15             | 7             |                 | 24                       |
| MAILBOX DATA  | GIRQ15         | 16             | 7             |                 | 40                       |
| PECIHOST      | GIRQ16         | 3              | No            | 65              | 25                       |

| Interrupt     | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
|---------------|----------------|----------------|---------------|-----------------|--------------------------|
| TACH_0        | GIRQ17         | 0              | No            | 66              | 26                       |
| TACH_1        | GIRQ17         | 1              | No            |                 | 27                       |
| PS2_0_WK      | GIRQ17         | 2              | Yes           |                 | N/A                      |
| PS2_1_WK      | GIRQ17         | 3              | Yes           |                 |                          |
| PS2_2_WK      | GIRQ17         | 4              | Yes           | -               |                          |
| PS2_3_WK      | GIRQ17         | 5              | Yes           |                 |                          |
| BC_INT_N_WK   | GIRQ17         | 6              | Yes           |                 |                          |
| ADC_SNGL      | GIRQ17         | 10             | No            |                 | 28                       |
| ADC_RPT       | GIRQ17         | 11             | No            |                 | 29                       |
| MCHP Reserved | GIRQ17         | 12             | No            |                 | 30                       |
| MCHP Reserved | GIRQ17         | 13             | No            |                 | 31                       |
| PS2_0         | GIRQ17         | 14             | No            |                 | 32                       |
| PS2_1         | GIRQ17         | 15             | No            |                 | 33                       |
| PS2_2         | GIRQ17         | 16             | No            | -               | 34                       |
| PS2_3         | GIRQ17         | 17             | No            |                 | 35                       |
| RTC           | GIRQ17         | 18             | Yes           | -               | 91                       |
| RTC ALARM     | GIRQ17         | 19             | Yes           | -               | 92                       |
| HTIMER        | GIRQ17         | 20             | Yes           | -               | 38                       |
| KSC_INT       | GIRQ17         | 21             | No            | -               | 39                       |
| KSC_INT wake  | GIRQ17         | 22             | Yes           | -               | N/A                      |
| RPM_INT Stall | GIRQ17         | 23             | No            | -               | 41                       |
| RPM_INT Spin  | GIRQ17         | 24             | No            |                 | 42                       |
| PFR_STS       | GIRQ17         | 25             | No            |                 | 43                       |
| PWM_WDT0      | GIRQ17         | 26             | No            | -               | 44                       |
| PWM_WDT1      | GIRQ17         | 27             | No            | -               | 45                       |
| PWM_WDT2      | GIRQ17         | 28             | No            | -               | 46                       |
| BCM_INT Err   | GIRQ17         | 29             | No            | -               | 47                       |
| BCM_INT Busy  | GIRQ17         | 30             | No            |                 | 48                       |
| SPI0 TX       | GIRQ18         | 0              | No            | 67              | 36                       |
| SPI0 RX       | GIRQ18         | 1              | -             |                 | 37                       |
| SPI1 TX       | GIRQ18         | 2              | -             |                 | 55                       |
| SPI1 RX       | GIRQ18         | 3              | -             |                 | 56                       |
| PWM_WDT3      | GIRQ18         | 4              |               |                 | 85                       |
| MCHP Reserved | GIRQ18         | 5              | -             |                 | 86                       |
| MCHP Reserved | GIRQ18         | 6              | -             |                 | 87                       |
| MCHP Reserved | GIRQ18         | 7              | -             |                 | 88                       |
| MCHP Reserved | GIRQ18         | 8              | 1             |                 | 89                       |
| MCHP Reserved | GIRQ18         | 9              | 1             |                 | 90                       |
| VCC_PWRGD     | GIRQ19         | 0              | Yes           | 68              | N/A                      |
| LRESET#       | GIRQ19         | 1              | 1             |                 |                          |
| GPIO200       | GIRQ20         | 0              | Yes           | 69              | N/A                      |
| GPIO201       | GIRQ20         | 1              | -             |                 | -                        |
| GPIO202       | GIRQ20         | 2              | 1             |                 |                          |
| GPIO203       | GIRQ20         | 3              | 1             |                 |                          |

# TABLE 15-3: INTERRUPT EVENT AGGREGATOR ROUTING SUMMARY (CONTINUED)

| Interrupt  | Aggregator IRQ | Aggregator Bit | Wake<br>Event | Aggregated NVIC | Direct NVIC<br>Interrupt |
|------------|----------------|----------------|---------------|-----------------|--------------------------|
| GPIO204    | GIRQ20         | 4              |               |                 |                          |
| N/A        | GIRQ20         | 5              |               |                 |                          |
| GPIO206    | GIRQ20         | 6              |               |                 |                          |
| N/A        | GIRQ20         | 7              |               |                 |                          |
| GPIO210    | GIRQ20         | 8              |               |                 |                          |
| GPIO211    | GIRQ20         | 9              |               |                 |                          |
| TIMER_16_0 | GIRQ23         | 0              | No            | 72              | 49                       |
| TIMER_16_1 | GIRQ23         | 1              |               |                 | 50                       |
| TIMER_16_2 | GIRQ23         | 2              |               |                 | 51                       |
| TIMER_16_3 | GIRQ23         | 3              |               |                 | 52                       |
| TIMER_32_0 | GIRQ23         | 4              |               |                 | 53                       |
| TIMER_32_1 | GIRQ23         | 5              |               |                 | 54                       |

#### TABLE 15-4: EC INTERRUPT STRUCTURE

| Vector | Name              | Link<br>Register | Priority<br>(Default) | Relative<br>Priority | Byte<br>Offset |
|--------|-------------------|------------------|-----------------------|----------------------|----------------|
| 0      | Reset             | -                | High                  | H1                   | 00h            |
| 1      | Memory Error      | ILINK2           | High                  | H2                   | 08h            |
| 2      | Instruction Error | ILINK2           | High                  | H3                   | 10h            |
| 3      | IRQ3-Reserved     | ILINK1           | level 1 (low)         | L27                  | 18h            |
| 4      | IRQ4-Reserved     | ILINK1           | level 1 (low)         | L26                  | 20h            |
| 5      | IRQ5-Reserved     | ILINK1           | level 1 (low)         | L25                  | 28h            |
| 6      | IRQ6-Reserved     | ILINK2           | level 2 (mid)         | M2                   | 30h            |
| 7      | IRQ7-Reserved     | ILINK2           | level 2 (mid)         | M1                   | 38h            |
| 8      | IRQ8              | ILINK1           | level 1 (low)         | L24                  | 40h            |
| 9      | IRQ9              | ILINK1           | level 1 (low)         | L23                  | 48h            |
| 10     | IRQ10             | ILINK1           | level 1 (low)         | L22                  | 50h            |
| 11     | IRQ11             | ILINK1           | level 1 (low)         | L21                  | 58h            |
| 12     | IRQ12             | ILINK1           | level 1 (low)         | L20                  | 60h            |
| 13     | IRQ13             | ILINK1           | level 1 (low)         | L19                  | 68h            |
| 14     | IRQ14             | ILINK1           | level 1 (low)         | L18                  | 70h            |
| 15     | IRQ15             | ILINK1           | level 1 (low)         | L17                  | 78h            |
| 16     | IRQ16             | ILINK1           | level 1 (low)         | L16                  | 80h            |
| 17     | IRQ17             | ILINK1           | level 1 (low)         | L15                  | 88h            |
| 18     | IRQ18             | ILINK1           | level 1 (low)         | L14                  | 90h            |
| 19     | IRQ19             | ILINK1           | level 1 (low)         | L13                  | 98h            |
| 20     | IRQ20             | ILINK1           | level 1 (low)         | L12                  | A0h            |
| 21     | IRQ21             | ILINK1           | level 1 (low)         | L11                  | A8h            |
| 22     | IRQ22             | ILINK1           | level 1 (low)         | L10                  | B0h            |
| 23     | IRQ23             | ILINK1           | level 1 (low)         | L9                   | B8h            |
| 24     | IRQ24             | ILINK1           | level 1 (low)         | L8                   | C0h            |
| 25     | IRQ25             | ILINK1           | level 1 (low)         | L7                   | C8h            |
| 26     | IRQ26             | ILINK1           | level 1 (low)         | L6                   | D0h            |

| Vector   | Name                                   | Link<br>Register | Priority<br>(Default) | Relative<br>Priority | Byte<br>Offset |
|----------|----------------------------------------|------------------|-----------------------|----------------------|----------------|
| 27       | IRQ27                                  | ILINK1           | level 1 (low)         | L5                   | D8h            |
| 28       | IRQ28                                  | ILINK1           | level 1 (low)         | L4                   | E0h            |
| 29       | IRQ29                                  | ILINK1           | level 1 (low)         | L3                   | E8h            |
| 30       | IRQ30                                  | ILINK1           | level 1 (low)         | L2                   | F0h            |
| 31       | IRQ31                                  | ILINK1           | level 1 (low)         | L1                   | F8h            |
| Note: IR | Q Vector 31 is the highest L1 Priority | у                |                       |                      |                |

#### TABLE 15-4: EC INTERRUPT STRUCTURE (CONTINUED)

# 15.8.3 DISABLING INTERRUPTS

The Block Enable Clear Register and Block Enable Set Register should not be used for disabling and enabling interrupts for software operations i.e., critical sections. The ARM enable disable mechanisms should be used.

## 15.9 EC-Only Registers

The configuration registers listed in EC-Only Register Summary table are for a single instance of the EC Interrupt Aggregator. The addresses of each register listed in the summary table are defined as a relative offset to the host "Begin Address" defined in the EC-Only Register Base Address Table.

#### TABLE 15-5: EC-ONLY REGISTER ADDRESS RANGE TABLE

| Instance Name        | Instance<br>Number | Host | Address Space                 | Begin Address<br>(Note 15-1) |
|----------------------|--------------------|------|-------------------------------|------------------------------|
| Interrupt Aggregator | 0                  | EC   | 32-bit internal address space | 4000_C000h                   |

**Note 15-1** The Begin Address indicates the location of the first register accessable at offset 00h in the Interrupt Aggregator EC-Only address space.

## TABLE 15-6: EC-ONLY REGISTER SUMMARY

| Offset | Register Name                |
|--------|------------------------------|
| 00h    | GIRQ8 Source Register        |
| 04h    | GIRQ8 Enable Set Register    |
| 08h    | GIRQ8 Result Register        |
| 0Ch    | GIRQ8 Enable Clear Register  |
| 14h    | GIRQ9 Source Register        |
| 18h    | GIRQ9 Enable Set Register    |
| 1Ch    | GIRQ9 Result Register        |
| 20h    | GIRQ9 Enable Clear Register  |
| 28h    | GIRQ10 Source Register       |
| 2Ch    | GIRQ10 Enable Set Register   |
| 30h    | GIRQ10 Result Register       |
| 34h    | GIRQ10 Enable Clear Register |
| 3Ch    | GIRQ11 Source Register       |
| 40h    | GIRQ11 Enable Set Register   |
| 44h    | GIRQ11 Result Register       |
| 48h    | GIRQ11 Enable Clear Register |

| TABLE 15-6: | EC-ONLY REGISTER SUMMARY (CONTINUED) |
|-------------|--------------------------------------|
| Offset      | Register Name                        |
| 50h         | GIRQ12 Source Register               |
| 54h         | GIRQ12 Enable Set Register           |
| 58h         | GIRQ12 Result Register               |
| 5Ch         | GIRQ12 Enable Clear Register         |
| 64h         | GIRQ13 Source Register               |
| 68h         | GIRQ13 Enable Set Register           |
| 6Ch         | GIRQ13 Result Register               |
| 70h         | GIRQ13 Enable Clear Register         |
| 78h         | GIRQ14 Source Register               |
| 7Ch         | GIRQ14 Enable Set Register           |
| 80h         | GIRQ14 Result Register               |
| 84h         | GIRQ14 Enable Clear Register         |
| 8Ch         | GIRQ15 Source Register               |
| 90h         | GIRQ15 Enable Set Register           |
| 94h         | GIRQ15 Result Register               |
| 98h         | GIRQ15 Enable Clear Register         |
| A0h         | GIRQ16 Source Register               |
| A4h         | GIRQ16 Enable Set Register           |
| A8h         | GIRQ16 Result Register               |
| ACh         | GIRQ16 Enable Clear Register         |
| B4h         | GIRQ17 Source Register               |
| B8h         | GIRQ17 Enable Set Register           |
| BCh         | GIRQ17 Result Register               |
| C0h         | GIRQ17 Enable Clear Register         |
| C8h         | GIRQ18 Source Register               |
| CCh         | GIRQ18 Enable Set Register           |
| D0h         | GIRQ18 Result Register               |
| D4h         | GIRQ18 Enable Clear Register         |
| DCh         | GIRQ19 Source Register               |
| E0h         | GIRQ19 Enable Set Register           |
| E4h         | GIRQ19 Result Register               |
| E8h         | GIRQ19 Enable Clear Register         |
| F0h         | GIRQ20 Source Register               |
| F4h         | GIRQ20 Enable Set Register           |
| F8h         | GIRQ20 Result Register               |
| FCh         | GIRQ20 Enable Clear Register         |
| 104h        | GIRQ21 Source Register               |
| 108h        | GIRQ21 Enable Set Register           |
| 10Ch        | GIRQ21 Result Register               |
| 110h        | GIRQ21 Enable Clear Register         |
| 118h        | GIRQ22 Source Register               |
| 11Ch        | GIRQ22 Enable Set Register           |
| 120h        | GIRQ22 Result Register               |
| 124h        | GIRQ22 Enable Clear Register         |
|             |                                      |

# TABLE 15-6: EC-ONLY REGISTER SUMMARY (CONTINUED)

#### TABLE 15-6: EC-ONLY REGISTER SUMMARY (CONTINUED)

| Offset | Register Name                |
|--------|------------------------------|
| 12Ch   | GIRQ23 Source Register       |
| 130h   | GIRQ23 Enable Set Register   |
| 134h   | GIRQ23 Result Register       |
| 138h   | GIRQ23 Enable Clear Register |
| 200h   | Block Enable Set Register    |
| 204h   | Block Enable Clear Register  |
| 208h   | Block IRQ Vector Register    |

All of the GIRQx Source, Enable, and Result registers have the same format. The following tables define the generic format for each of these registers. The bit definitions are defined in the sections that follow.

**Note:** The behavior of the enable bit controlled by the GIRQx Enable Set and GIRQx Enable Clear Registers, the GIRQx Source bit, and the GIRQx Result bit are illustrated in Section 15.8.1, "WAKE Generation," on page 194.

#### TABLE 15-7: GIRQX SOURCE REGISTER

| Offset   | -        |                                            |                                         |     | Size                  |    |    |  |
|----------|----------|--------------------------------------------|-----------------------------------------|-----|-----------------------|----|----|--|
| Power    | VCC1     |                                            | 0000_0000h                              |     | VCC1_RESET<br>Default |    |    |  |
| Bit      | D31      | D30                                        | D29                                     | ••• | D2                    | D1 | D0 |  |
| Туре     | R        | R/WC except for reserved bits, which are R |                                         |     |                       |    |    |  |
| Bit Name | Reserved |                                            | See Tables in the following subsections |     |                       |    |    |  |

The R/WC bits are sticky status bits indicating the state of interrupt source before the interrupt enable bit.

#### TABLE 15-8: GIRQX ENABLE SET REGISTER

| Offset   | -        |                                            |            |     | Size                  |    |    |  |
|----------|----------|--------------------------------------------|------------|-----|-----------------------|----|----|--|
| POWER    | VCC1     |                                            | 0000_0000h |     | VCC1_RESET<br>Default |    |    |  |
| BIT      | D31      | D30                                        | D29        | ••• | D2                    | D1 | D0 |  |
| ТҮРЕ     | R        | R/WS except for reserved bits, which are R |            |     |                       |    |    |  |
| BIT NAME | Reserved | See Tables in the following subsections    |            |     |                       |    |    |  |

GIRQ Enable Set [31:0]

Each GIRQx bit can be individually enabled to assert an interrupt event.

0= Writing a zero has no effect.

1= Writing a one will enable respective GIRQx.

Reading always returns the current value of the GIRQx ENABLE bit. The state of the GIRQx ENABLE bit is determined by the corresponding GIRQx Enable Set bit and the GIRQx Enable Clear bit. (0=disabled, 1-enabled)

#### TABLE 15-9: GIRQX RESULT REGISTER

| Offset   | -    |                                         |            |     | EC Size               |    |    |  |  |
|----------|------|-----------------------------------------|------------|-----|-----------------------|----|----|--|--|
| POWER    | VCC1 |                                         | 8000_0000h |     | VCC1_RESET<br>Default |    |    |  |  |
| BIT      | D31  | D30                                     | D29        | ••• | D2                    | D1 | D0 |  |  |
| ТҮРЕ     | R    |                                         | R          |     |                       |    |    |  |  |
| BIT NAME | '1'  | See Tables in the following subsections |            |     |                       |    |    |  |  |

**GIRQx** Interrupt Result

Bits D30 down to D0 are defined in the following subsections reflect the state of the GIRQx interrupt source after the enable bit. The GIRQx result bits are OR'd together to generate the IRQx vector.

Bit D31

Bit D31 is hard-coded to '1'.

## TABLE 15-10: GIRQX ENABLE CLEAR REGISTER

| Offset   | -        |                                            |            |     | t Size                |    |    |  |
|----------|----------|--------------------------------------------|------------|-----|-----------------------|----|----|--|
| POWER    | VCC1     |                                            | 0000_0000h |     | VCC1_RESET<br>Default |    |    |  |
| BIT      | D31      | D30                                        | D29        | ••• | D2                    | D1 | D0 |  |
| ТҮРЕ     | R        | R/WC except for reserved bits, which are R |            |     |                       |    |    |  |
| BIT NAME | Reserved | See Tables in the following subsections    |            |     |                       |    |    |  |

GIRQx Enable Clear[31:0]

Each GIRQx bit can be individually disabled to assert an interrupt event.

0= Writing a zero has no effect.

1= Writing a one will disable respective GIRQx.

Reading always returns the current value of the GIRQx ENABLE bit. The state of the GIRQx ENABLE bit is determined by the corresponding GIRQx Enable Set bit and the GIRQx Enable Clear bit. (0=disabled, 1-enabled)

#### 15.9.1 GIRQ8

## TABLE 15-11: BIT DEFINITIONS FOR GIRQ8 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit   | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                                                                                                                                      |
|-------|------------------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0] | GPIO[147:140]          | GPIO_Event  | Y    | Bits[0:7] are controlled by the GPIO_Events gener-<br>ated by GPIO140 through GPIO147, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and fall-<br>ing edge, as configured by the Interrupt Detection<br>(int_det) bits in the Pin Control Register associated<br>with the GPIO signal function. |

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                              |
|---------|------------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [15:8]  | GPIO[157:150]          | GPIO_Event  | Y    | Bits[8:15] are controlled by the GPIO_Events gener-<br>ated by GPIO150 through GPIO157, respectively.                                                                                                                                                           |
|         |                        |             |      | The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and fall-<br>ing edge, as configured by the Interrupt Detection<br>(int_det) bits in the Pin Control Register associated<br>with the GPIO signal function. |
| [21:16] | GPIO[165:160]          | GPIO_Event  | Y    | Bits[16:21] are controlled by the GPIO_Events gen-<br>erated by GPIO160 through GPIO165, respectively.                                                                                                                                                          |
|         |                        |             |      | The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and fall-<br>ing edge, as configured by the Interrupt Detection<br>(int_det) bits in the Pin Control Register associated<br>with the GPIO signal function. |
| [30:22] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                        |
| 31      | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-<br>8, "GIRQx Enable Set Register", Table 15-10,<br>"GIRQx Enable Clear Register", and Table 15-9,<br>"GIRQx Result Register" for a definition of this bit for<br>the Source, Enable, and Result registers.   |

## TABLE 15-11: BIT DEFINITIONS FOR GIRQ8 SOURCE, ENABLE, AND RESULT REGISTERS

#### 15.9.2 GIRQ9

# TABLE 15-12: BIT DEFINITIONS FOR GIRQ9 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                            |
|---------|------------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | GPIO[107:100]          | GPIO_Event  | Y    | Bits[0:7] are controlled by the GPIO_Events generated by GPIO100 through GPIO107, respectively.                                                                                                                                                               |
|         |                        |             |      | The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the<br>GPIO signal function. |
| [15:8]  | GPIO[117:110]          | GPIO_Event  | Y    | Bits[8:15] are controlled by the GPIO_Events gener-<br>ated by GPIO110 through GPIO117, respectively.                                                                                                                                                         |
|         |                        |             |      | The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the<br>GPIO signal function. |
| [23:16] | GPIO[127:120]          | GPIO_Event  | Y    | Bits[16:23] are controlled by the GPIO_Events gener-<br>ated by GPIO120 through GPIO127, respectively.                                                                                                                                                        |
|         |                        |             |      | The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the<br>GPIO signal function. |

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                                                                                                                                      |
|---------|------------------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [30:24] | GPIO[136:130]          | GPIO_Event  | Y    | Bits[24:30] are controlled by the GPIO_Events gener-<br>ated by GPIO130 through GPIO136, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the<br>GPIO signal function. |
| 31      | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx<br>Result Register" for a definition of this bit for the<br>Source, Enable, and Result registers.                                                                                                            |

## TABLE 15-12: BIT DEFINITIONS FOR GIRQ9 SOURCE, ENABLE, AND RESULT REGISTERS

#### 15.9.3 GIRQ10

## TABLE 15-13: BIT DEFINITIONS FOR GIRQ10 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                                                                                                                                    |
|---------|------------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | GPIO[047:040]          | GPIO_Event  | Y    | Bits[0:7] are controlled by the GPIO_Events generated by<br>GPIO040 through GPIO047, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function.   |
| [15:8]  | GPIO[057:050]          | GPIO_Event  | Y    | Bits[8:15] are controlled by the GPIO_Events generated<br>by GPIO050 through GPIO057, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function.  |
| [23:16] | GPIO[067:060]          | GPIO_Event  | Y    | Bits[16:23] are controlled by the GPIO_Events generated<br>by GPIO060 through GPIO067, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function. |
| [30:24] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                                                                                                                              |
| 31      | n/a                    | n/a         | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers.                                                                                                          |

#### 15.9.4 GIRQ11

# TABLE 15-14: BIT DEFINITIONS FOR GIRQ11 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                                                                                                                                    |
|---------|------------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]   | GPIO[007:000]          | GPIO_Event  | Y    | Bits[0:7] are controlled by the GPIO_Events generated by<br>GPIO000 through GPIO007, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function.   |
| [15:8]  | GPIO[017:010]          | GPIO_Event  | Y    | Bits[8:15] are controlled by the GPIO_Events generated<br>by GPIO010 through GPIO017, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function.  |
| [23:16] | GPIO[027:020]          | GPIO_Event  | Y    | Bits[16:23] are controlled by the GPIO_Events generated<br>by GPIO020 through GPIO027, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function. |
| [30:24] | GPIO[036:030]          | GPIO_Event  | Y    | Bits[24:30] are controlled by the GPIO_Events generated<br>by GPIO030 through GPIO036, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function. |
| 31      | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers.                                                                                                          |

#### 15.9.5 GIRQ12

#### TABLE 15-15: BIT DEFINITIONS FOR GIRQ12 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                          |
|-----|------------------------|-------------|------|-----------------------------------------------------------------------------------------------------------------------------|
| 0   | I2C0 / SMB0            | SMB         | N    | I2C/SMBus controller 0 interrupt. This interrupt is signaled when the I2C/SMBus controller 0 asserts its interrupt request. |
| 1   | I2C1 / SMB1            | SMB         | N    | I2C/SMBus controller 1 interrupt. This interrupt is signaled when the I2C/SMBus controller 1 asserts its interrupt request. |
| 2   | I2C2 / SMB2            | SMB         | N    | I2C/SMBus controller 2 interrupt. This interrupt is signaled when the I2C/SMBus controller 2 asserts its interrupt request. |

#### TABLE 15-15: BIT DEFINITIONS FOR GIRQ12 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3      | I2C3 / SMB3            | SMB         | N    | I2C/SMBus controller 3 interrupt. This interrupt is signaled when the I2C/SMBus controller 3 asserts its interrupt request.                                                                                                                                  |
| 4      | I2C0_0_WK              | SMB         | Y    | I2C/SMBus controller 0 (port 0) Wake interrupt. This inter-<br>rupt is signaled when there is activity on the I2C/SMBus<br>controller 0 port 0 data pin, I2C0_DAT0 (see Note 15-2 on<br>page 215).                                                           |
| 5      | I2C0_1_WK              | SMB         | Y    | I2C/SMBus controller 0 (port 1) Wake interrupt. This inter-<br>rupt is signaled when there is activity on the I2C/SMBus<br>controller 0 port 1 data pin, I2C0_DAT1 (see Note 15-2 on<br>page 215).                                                           |
| 6      | I2C2_0_WK              | SMB         | Y    | I2C/SMBus controller 2 (port 0) Wake interrupt. This inter-<br>rupt is signaled when there is activity on the I2C/SMBus<br>controller 2 (port 0) data pin, I2C2_DAT0 (see Note 15-2<br>on page 215).                                                         |
| 7      | I2C1_0_WK              | SMB         | Y    | I2C/SMBus controller 1 (port 0) Wake interrupt. This inter-<br>rupt is signaled when there is activity on the I2C/SMBus<br>controller 1 port 0 data pin, I2C1_DAT0 (see Note 15-2 on<br>page 215).                                                           |
| 8      | I2C3_0_WK              | SMB         | Y    | I2C/SMBus controller 3 (port 0) Wake interrupt. This inter-<br>rupt is signaled when there is activity on the I2C/SMBus<br>controller 3 port 0 data pin, I2C3_DAT0 (see Note 15-2 on<br>page 215).                                                           |
| [30:9] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### 15.9.6 GIRQ13

# TABLE 15-16: BIT DEFINITIONS FOR GIRQ13 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description              |
|---------|------------------------|-------------|------|---------------------------------|
| [15:0]  | Reserved               | Reserved    | N    | Reserved                        |
| 16      | IRQ_DMA0               | DMA0        | N    | Direct Memory Access Channel 0  |
| 17      | IRQ_DMA1               | DMA1        | N    | Direct Memory Access Channel 1  |
| 18      | IRQ_DMA2               | DMA2        | N    | Direct Memory Access Channel 2  |
| 19      | IRQ_DMA3               | DMA3        | N    | Direct Memory Access Channel 3  |
| 20      | IRQ_DMA4               | DMA4        | N    | Direct Memory Access Channel 4  |
| 21      | IRQ_DMA5               | DMA5        | N    | Direct Memory Access Channel 5  |
| 22      | IRQ_DMA6               | DMA6        | N    | Direct Memory Access Channel 6  |
| 23      | IRQ_DMA7               | DMA7        | N    | Direct Memory Access Channel 7  |
| 24      | IRQ_DMA8               | DMA8        | N    | Direct Memory Access Channel 8  |
| 25      | IRQ_DMA9               | DMA9        | N    | Direct Memory Access Channel 9  |
| 26      | IRQ_DMA10              | DMA10       | N    | Direct Memory Access Channel 10 |
| 27      | IRQ_DMA11              | DMA11       | N    | Direct Memory Access Channel 11 |
| [30:28] | Reserved               | Reserved    | N    | Reserved                        |

## TABLE 15-16: BIT DEFINITIONS FOR GIRQ13 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|-----|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31  | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

15.9.7 GIRQ14

#### TABLE 15-17: BIT DEFINITIONS FOR GIRQ14 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name           | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1:0]  | Reserved               | Reserved              | N    | Reserved                                                                                                                                                                                                                                                     |
| 2      | IRQ_LPC                | LPC_INTER-<br>NAL_ERR | N    | The LPC_INTERNAL_ERR event is sourced by bit D0 of the Host Bus Error Register.                                                                                                                                                                              |
| [30:3] | Reserved               | Reserved              | N    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a                   | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

15.9.8 GIRQ15

## TABLE 15-18: BIT DEFINITIONS FOR GIRQ15 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name    | Wake | Source Description                                                                                                             |
|-----|------------------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------|
| 0   | UART_0                 | UART           | N    | The UART interrupt event output indicates if an interrupt is pending. See Table 14-13, "Interrupt Control Table," on page 186. |
| 1   | Reserved               | Reserved       | Ν    | Reserved                                                                                                                       |
| 2   | EMI_0                  | Host-to-EC     | Ν    | Communication event notifying the embedded controller that the host has written to the Host-to-EC register.                    |
| 5:3 | Reserved               | Reserved       | Ν    | Reserved                                                                                                                       |
| 6   | ACPI_EC[0] IBF         | EC_IBF         | N    | EC_IBF interrupt is asserted when the IBF in the STATUS EC-Register is set to '1'.                                             |
| 7   | ACPI_EC[0] OBF         | EC_OBF         | N    | EC_OBF interrupt is asserted when the OBF in the STA-<br>TUS EC-Register is cleared to '0'.                                    |
| 8   | ACPI_EC[1] IBF         | EC_IBF         | Ν    | EC_IBF interrupt is asserted when the IBF in the STATUS EC-Register is set to '1'.                                             |
| 9   | ACPI_EC[1] OBF         | EC_OBF         | Ν    | EC_OBF interrupt is asserted when the OBF in the STA-<br>TUS EC-Register is cleared to '0'.                                    |
| 10  | ACPI_PM1_CTL           | ACPIPM1_CTL    | Ν    | PM1_CTL2 written by Host                                                                                                       |
| 11  | ACPIPM1 EN             | ACPIPM1_EN     | Ν    | PM1_EN2 written by Host                                                                                                        |
| 12  | ACPIPM1 STS            | ACPIPM1_STS    | Ν    | PM1_STS2 written by Host                                                                                                       |
| 13  | 8042EM OBF             | 8042EM_OBF     | N    | Interrupt generated by the host reading either data or aux data from the data register                                         |
| 14  | 8042EM IBF             | 8042EM_IBF     | Ν    | Interrupt generated by the host writing either data or com-<br>mand to the data register                                       |
| 15  | MBX                    | MBX Host-to-EC | Ν    | Interrupt generated for HOST-to-EC events for writes to the HOST-to-EC Mailbox Register                                        |

| TABLE 15-18: | BIT DEFINITIONS FOR GIRQ15 SOURCE, ENABLE, AND RESULT REGISTERS |  |
|--------------|-----------------------------------------------------------------|--|
|--------------|-----------------------------------------------------------------|--|

| Bit     | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|---------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16      | MBX_DATA               | MBX_DATA    | N    | Interrupt generated for Host writes to Mailbox Data Regis-<br>ter                                                                                                                                                                                            |
| [30:17] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                     |
| 31      | n/a                    | n/a         | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

# 15.9.9 GIRQ16

#### TABLE 15-19: BIT DEFINITIONS FOR GIRQ16 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [2:0]  | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                     |
| 3      | PECIHOST               | PECIHOST    | Ν    | PECI Host                                                                                                                                                                                                                                                    |
| [30:4] | Reserved               | Reserved    | Ν    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### 15.9.10 GIRQ17

# TABLE 15-20: BIT DEFINITIONS FOR GIRQ17 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit   | Block Instance<br>Name | Source Name    | Wake | Source Description                                                                                                    |
|-------|------------------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------|
| 0     | IRQ_TACH0              | TACH           | Ν    | This internal signal is generated from the OR'd result of the status events, as defined in the TACHx Status Register  |
| 1     | IRQ_TACH1              | TACH           | Ν    | This internal signal is generated from the OR'd result of the status events, as defined in the TACHx Status Register. |
| 2     | PS2_0_WK               | PS2_DAT0 pin   | Y    | PS2_0 Start Detect from pin signal PS2_DAT0 (see Note 15-2 on page 215).                                              |
| 3     | PS2_1_WK               | PS2_DAT1 pin   | Y    | PS2_1 Start Detect from pin signal PS2_DAT1 (see Note 15-2 on page 215).                                              |
| 4     | PS2_2_WK               | PS2_DAT2 pin   | Y    | PS2_2 Start Detect from pin signal PS2_DAT2 (see Note 15-2 on page 215).                                              |
| 5     | PS2_3_WK               | PS2_DAT3 pin   | Y    | PS2_3 Start Detect from pin signal PS2_DAT3 (see Note 15-2 on page 215).                                              |
| 6     | BC_INT_N_WK            | BC_LINK        | Y    | Interrupt from the BC_LINK Companion BC_INT# pin (see Note 15-2 on page 215).                                         |
| [9:7] | Reserved               | Reserved       | Ν    | Reserved                                                                                                              |
| 10    | ADC_SNGL               | ADC_Single_Int | Ν    | Interrupt signal from ADC controller to EC for Single-<br>Sample ADC conversion                                       |
| 11    | ADC_RPT                | ADC_Repeat_Int | Ν    | Interrupt signal from ADC controller to EC for Repeated ADC conversion                                                |
| 12    | MCHP Reserved          | MCHP Reserved  | Ν    | MCHP Reserved                                                                                                         |

#### TABLE 15-20: BIT DEFINITIONS FOR GIRQ17 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name                         | Wake | Source Description                                                                                                                                                                                                                                           |
|-----|------------------------|-------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13  | MCHP Reserved          | MCHP Reserved                       | Ν    | MCHP Reserved                                                                                                                                                                                                                                                |
| 14  | PS2_0                  | PS2 ACT                             | Ν    | PS2_0 Activity Interrupt from PS/2 Block                                                                                                                                                                                                                     |
| 15  | PS2_1                  | PS2 ACT                             | Ν    | PS2_1 Activity Interrupt from PS/2 Block                                                                                                                                                                                                                     |
| 16  | PS2_2                  | PS2 ACT                             | Ν    | PS2_2 Activity Interrupt from PS/2 Block                                                                                                                                                                                                                     |
| 17  | PS2_3                  | PS2 ACT                             | Ν    | PS2_3 Activity Interrupt from PS/2 Block                                                                                                                                                                                                                     |
| 18  | RTC                    | RTC                                 | Y    | RTC Interrupt                                                                                                                                                                                                                                                |
| 19  | RTC ALARM              | RTC ALARM                           | Y    | RTC Alarm Interrupt                                                                                                                                                                                                                                          |
| 20  | HTIMER                 | HTIMER                              | Y    | Signal indicating that the hibernation timer is enabled and has expired.                                                                                                                                                                                     |
| 21  | KEYSCAN                | KSC_INT                             | Ν    | Keyboard Scan Interface runtime interrupt                                                                                                                                                                                                                    |
| 22  | KEYSCAN wake           | KSC_INT_WAKE                        | Y    | Keyboard Scan Interface wake interrupt                                                                                                                                                                                                                       |
| 23  | RPM_INT Stall          | Fan Stall Status<br>Interrupt       | Ν    | RPM-PWM Interface DRIVE_FAIL & FAN_SPIN indica-<br>tion                                                                                                                                                                                                      |
| 24  | RPM_INT Spin           | Fan Fail/Spin Sta-<br>tus Interrupt | Ν    | RPM-PWM Interface SPIN indication                                                                                                                                                                                                                            |
| 25  | PFR_Status             | PFR_Status                          | Ν    | Power-Fail and Reset Status Register events (VBAT POR and WDT).                                                                                                                                                                                              |
| 26  | PWM_WDT[0]             | PWM_WDT                             | Ν    | PWM watchdog time out interrupt from Blinking/Breathing PWM block                                                                                                                                                                                            |
| 27  | PWM_WDT[1]             | PWM_WDT                             | N    | PWM watchdog time out interrupt from Blinking/Breathing PWM block                                                                                                                                                                                            |
| 28  | PWM_WDT[2]             | PWM_WDT                             | N    | PWM watchdog time out interrupt from Blinking/Breathing PWM block                                                                                                                                                                                            |
| 29  | BCM_ERR                | BCM_INT Err                         | Ν    | BC_LINK Master Error Flag Interrupt                                                                                                                                                                                                                          |
| 30  | BCM_BUSY<br>CLR        | BCM_INT Busy                        | Ν    | BC_LINK Master Busy Clear Flag Interrupt                                                                                                                                                                                                                     |
| 31  | n/a                    | n/a                                 | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### 15.9.11 GIRQ18

# TABLE 15-21: BIT DEFINITIONS FOR GIRQ18 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name   | Wake | Source Description                                                |
|-----|------------------------|---------------|------|-------------------------------------------------------------------|
| 0   | SPI0 TX                | TXBE_STS      | N    | SPI controller 0 Interrupt output to EC driven by TXBE status bit |
| 1   | SPI0 RX                | RXBF_STS      | N    | SPI controller 0 Interrupt output to EC driven by RXBE status bit |
| 2   | SPI1 TX                | TXBE_STS      | N    | SPI controller 1 Interrupt output to EC driven by TXBE status bit |
| 3   | SPI1 RX                | RXBF_STS      | N    | SPI controller 1 Interrupt output to EC driven by RXBE status bit |
| 4   | PWM_WDT[3]             | PWM_WDT       | N    | PWM watchdog time out interrupt from Blinking/Breathing PWM block |
| 5   | MCHP Reserved          | MCHP Reserved | Ν    | MCHP Reserved                                                     |

### TABLE 15-21: BIT DEFINITIONS FOR GIRQ18 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name   | Wake | Source Description                                                                                                                                                                                                                                           |
|---------|------------------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6       | MCHP Reserved          | MCHP Reserved | N    | MCHP Reserved                                                                                                                                                                                                                                                |
| 7       | MCHP Reserved          | MCHP Reserved | Ν    | MCHP Reserved                                                                                                                                                                                                                                                |
| 8       | MCHP Reserved          | MCHP Reserved | Ν    | MCHP Reserved                                                                                                                                                                                                                                                |
| 9       | MCHP Reserved          | MCHP Reserved | N    | MCHP Reserved                                                                                                                                                                                                                                                |
| [30:10] | Reserved               | Reserved      | Ν    | Reserved                                                                                                                                                                                                                                                     |
| 31      | n/a                    | n/a           | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### 15.9.12 GIRQ19

#### TABLE 15-22: BIT DEFINITIONS FOR GIRQ19 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | VCC_PWRGD              | VCC_PWRGD   | Y    | VCC_PWRGD interrupt from pin (see Note 15-2 on page 215).                                                                                                                                                                                                    |
| 1      | LRESET#                | LRESET#     | Y    | LRESET# interrupt from pin (see Note 15-2 on page 215).                                                                                                                                                                                                      |
| [30:2] | Reserved               | Reserved    | Ν    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### 15.9.13 GIRQ20

#### TABLE 15-23: BIT DEFINITIONS FOR GIRQ20 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit   | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                                                                                                                                  |
|-------|------------------------|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4:0] | GPIO[204:200]          | GPIO_Event  | Y    | Bits[0:4] are controlled by the GPIO_Events generated by<br>GPIO200 through GPIO204, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function. |
| 5     | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                                                                                                                            |
| 6     | GPIO206                | GPIO_Event  | Y    | Bit 6 is controlled by the GPIO_Events generated by<br>GPIO206.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO<br>signal function.                                    |
| 7     | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                                                                                                                            |

#### TABLE 15-23: BIT DEFINITIONS FOR GIRQ20 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit     | Block Instance<br>Name | Source Name   | Wake | Source Description                                                                                                                                                                                                                                                                                                                              |
|---------|------------------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [9:8]   | GPIO[211:210]          | GPIO_Event    | Y    | Bits[8:9] are controlled by the GPIO_Events generated by<br>GPIO210 through GPIO211, respectively.<br>The GPIO Interface can generate an interrupt source<br>event on a high level, low level, rising edge and falling<br>edge, as configured by the Interrupt Detection (int_det)<br>bits in the Pin Control Register associated with the GPIO |
|         |                        |               |      | signal function.                                                                                                                                                                                                                                                                                                                                |
| [11:10] | MCHP Reserved          | MCHP Reserved | N/A  | MCHP Reserved                                                                                                                                                                                                                                                                                                                                   |
| [30:12] | Reserved               | Reserved      | Ν    | Reserved                                                                                                                                                                                                                                                                                                                                        |
| 31      | n/a                    | n/a           | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers.                                                                                    |

#### 15.9.14 GIRQ21

#### TABLE 15-24: BIT DEFINITIONS FOR GIRQ21 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1:0]  | MCHP Reserved          | n/a         | n/a  | n/a                                                                                                                                                                                                                                                          |
| [30:2] | Reserved               | Reserved    | Ν    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | Ν    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

15.9.15 GIRQ22

## TABLE 15-25: BIT DEFINITIONS FOR GIRQ22 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [30:0] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

15.9.16 GIRQ23

#### TABLE 15-26: BIT DEFINITIONS FOR GIRQ23 SOURCE, ENABLE, AND RESULT REGISTERS

| Bit | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                       |
|-----|------------------------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 16-bit Timer_0         | TIMER_32_x  |      | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled. |

| Bit    | Block Instance<br>Name | Source Name | Wake | Source Description                                                                                                                                                                                                                                           |
|--------|------------------------|-------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | 16-bit Timer_1         | TIMER_32_x  | N    | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled.                                                                                                                     |
| 2      | 16-bit Timer_2         | TIMER_32_x  | N    | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled.                                                                                                                     |
| 3      | 16-bit Timer_3         | TIMER_32_x  | N    | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled.                                                                                                                     |
| 4      | 32-bit Timer_0         | TIMER_32_x  | N    | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled.                                                                                                                     |
| 5      | 32-bit Timer_1         | TIMER_32_x  | N    | This interrupt event fires when a 32-bit timer x reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled.                                                                                                                     |
| [30:6] | Reserved               | Reserved    | N    | Reserved                                                                                                                                                                                                                                                     |
| 31     | n/a                    | n/a         | N    | See Table 15-7, "GIRQx Source Register", Table 15-8,<br>"GIRQx Enable Set Register", Table 15-10, "GIRQx<br>Enable Clear Register", and Table 15-9, "GIRQx Result<br>Register" for a definition of this bit for the Source, Enable,<br>and Result registers. |

#### TABLE 15-26: BIT DEFINITIONS FOR GIRQ23 SOURCE, ENABLE, AND RESULT REGISTERS

**Note 15-2** All wakeup interrupts associated with pins must be configured as falling edge interrupts through the associated GPIO control register.

# 15.9.17 BLOCK ENABLE SET REGISTER

| Offset            | 200h                          | 32-bit<br>0000_0000h |            |              | Size<br>VCC1_RESET<br>Default |      |      |      |  |  |
|-------------------|-------------------------------|----------------------|------------|--------------|-------------------------------|------|------|------|--|--|
| POWER             | VCC1                          |                      |            |              |                               |      |      |      |  |  |
| BIT               | D31                           | D30                  | D29        | D28          | D27                           | D26  | D25  | D24  |  |  |
| TYPE              | R                             | R                    | R          | R            | R                             | R    | R    | R    |  |  |
| BIT NAME          |                               | Reserved             |            |              |                               |      |      |      |  |  |
| BIT               | D23                           | D22                  | D21        | D20          | D19                           | D18  | D17  | D16  |  |  |
| TYPE              | R/WS                          | R/WS                 | R/WS       | R/WS         | R/WS                          | R/WS | R/WS | R/WS |  |  |
| BIT NAME          | IRQ Vector Enable Set [23:16] |                      |            |              |                               | •    |      |      |  |  |
| BIT               | D15                           | D14                  | D13        | D12          | D11                           | D10  | D9   | D8   |  |  |
| TYPE              | R/WS                          | R/WS                 | R/WS       | R/WS         | R/WS                          | R/WS | R/WS | R/WS |  |  |
| BIT NAME          | IRQ                           |                      | Vector Ena | able Set [15 |                               | 1    |      |      |  |  |
| BIT               | D7                            | D6                   | D5         | D4           | D3                            | D2   | D1   | D0   |  |  |
| TYPE              | R                             | R                    | R          | R            | R                             | R    | R    | R    |  |  |
| BIT NAME Reserved |                               |                      |            |              | 1                             |      |      |      |  |  |

IRQ Vector Enable Set [31:0]

Each IRQ Vector can be individually enabled to assert an interrupt event to the EC.

0= Writing a zero has no effect.

1= Writing a one will enable respective IRQi.

Reading always returns the current value of the IRQ i VECTOR ENABLE bit. The state of the IRQ i VECTOR ENABLE bit is determined by the corresponding IRQ i Vector Enable Set bit and the IRQ i Vector Enable Clear bit. (0=disabled, 1-enabled)

| Offset   | 204h                            |      | 32-bit |            |      | Size |                       |      |
|----------|---------------------------------|------|--------|------------|------|------|-----------------------|------|
| POWER    | VCC1                            |      |        | 0000_0000h |      |      | VCC1_RESET<br>Default |      |
| BIT      | D31                             | D30  | D29    | D28        | D27  | D26  | D25                   | D24  |
| TYPE     | R                               | R    | R      | R          | R    | R    | R                     | R    |
| BIT NAME | Reserved                        |      |        |            |      |      |                       |      |
| BIT      | D23                             | D22  | D21    | D20        | D19  | D18  | D17                   | D16  |
| ТҮРЕ     | R/WC                            | R/WC | R/WC   | R/WC       | R/WC | R/WC | R/WC                  | R/WC |
| BIT NAME | IRQ Vector Enable Clear [23:16] |      |        |            |      |      |                       |      |
| BIT      | D15                             | D14  | D13    | D12        | D11  | D10  | D9                    | D8   |
| ТҮРЕ     | R/WC                            | R/WC | R/WC   | R/WC       | R/WC | R/WC | R/WC                  | R/WC |
| BIT NAME | IRQ Vector Enable Clear [15:8]  |      |        |            |      |      |                       |      |
| BIT      | D7                              | D6   | D5     | D4         | D3   | D2   | D1                    | D0   |
| ТҮРЕ     | R                               | R    | R      | R          | R    | R    | R                     | R    |
| BIT NAME | Reserved                        |      |        |            |      |      |                       |      |

## 15.9.18 BLOCK ENABLE CLEAR REGISTER

IRQ Vector Enable Clear[31:0]

Each IRQ Vector can be individually disabled to assert an interrupt event to the EC.

0= Writing a zero has no effect.

1= Writing a one will disable respective IRQ*i* vector.

Reading always returns the current value of the IRQ i VECTOR ENABLE bit. The state of the IRQ i VECTOR ENABLE bit is determined by the corresponding IRQ i Vector Enable Set bit and the IRQ i Vector Enable Clear bit. (0=disabled, 1-enabled)

## 15.9.19 BLOCK IRQ VECTOR REGISTER

| Offset   | 208h        |     |            | 32-bit |     |                       | Size |     |
|----------|-------------|-----|------------|--------|-----|-----------------------|------|-----|
| POWER    | VCC1        |     | 0000_0000h |        |     | VCC1_RESET<br>Default |      |     |
| BIT      | D31 D30 D29 |     |            | D28    | D27 | D26                   | D25  | D24 |
| ТҮРЕ     | R           | R   | R          | R      | R   | R                     | R    | R   |
| BIT NAME | ·           |     | Reserved   |        |     |                       |      |     |
| BIT      | D23         | D22 | D21        | D20    | D19 | D18                   | D17  | D16 |
| ТҮРЕ     | R           | R   | R          | R      | R   | R                     | R    | R   |

| BIT NAME | IRQ Vector [23:16]      |                               |   |   |   |   |   |   |
|----------|-------------------------|-------------------------------|---|---|---|---|---|---|
| BIT      | D15                     | D15 D14 D13 D12 D11 D10 D9 D8 |   |   |   |   |   |   |
| TYPE     | R R R R R R             |                               |   |   |   |   | R |   |
| BIT NAME | IRQ Vector [15:8]       |                               |   |   |   |   |   |   |
| BIT      | D7 D6 D5 D4 D3 D2 D1 D0 |                               |   |   |   |   |   |   |
| ТҮРЕ     | R                       | R                             | R | R | R | R | R | R |
| BIT NAME | Reserved                |                               |   |   |   |   |   |   |

## IRQ Vector [31:0]

Each read only bit reflects the current state of the IRQ *i* vector to the EC.

**Note:** If the IRQ *i* vector is disabled via the Block Enable Clear Register the corresponding IRQ *i* vector to the EC is forced to 0. If the IRQ *i* vector is enabled, the corresponding IRQ *i* vector to the EC represents the current status of the IRQ event.

# 16.0 WATCHDOG TIMER (WDT)

# 16.1 Introduction

The function of the Watchdog Timer is to provide a mechanism to detect if the internal embedded controller has failed. When enabled, the Watchdog Timer (WDT) circuit will generate a WDT Event if the user program fails to reload the WDT within a specified length of time known as the WDT Interval.

# 16.2 References

No references have been cited for this chapter.

# 16.3 Terminology

There is no terminology defined for this chapter.

# 16.4 Interface

This block is designed to be accessed internally via a registered host interface or externally via the signal interface.

# 16.5 Host Interface

## FIGURE 16-1: I/O DIAGRAM OF BLOCK



The registers defined for the Watchdog Timer (WDT) are accessible by the embedded controller as indicated in Section 16.8, "EC-Only Registers". All registers accesses are synchronized to the host clock and complete immediately. Register reads/writes are not delayed by the 32KHz\_Clk.

# 16.6 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 16.6.1 POWER DOMAINS

## TABLE 16-1: POWER SOURCES

| Name | Description                                                                         |
|------|-------------------------------------------------------------------------------------|
| VCC1 | The logic and registers implemented in this block reside on this single power well. |

#### 16.6.2 CLOCK INPUTS

#### TABLE 16-2: CLOCK INPUTS

| Name      | Description                                                                                                         |
|-----------|---------------------------------------------------------------------------------------------------------------------|
| 32KHz_Clk | The <u>32KHz_Clk</u> clock input is the clock source to the Watchdog Timer functional logic, including the counter. |

16.6.3 RESETS

## TABLE 16-3: RESET SIGNALS

| Name       | Description                                                                                                    |
|------------|----------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | Power on Reset to the block. This signal resets all the register and logic in this block to its default state. |

## TABLE 16-4:RESET OUTPUT EVENT

| Source | Description                                                                                               |
|--------|-----------------------------------------------------------------------------------------------------------|
|        | Pulse generated when WDT expires. This signal is used to reset the embedded controller and its subsystem. |
|        | The event is cleared after an VCC1_RESET.                                                                 |

## 16.7 Description

## 16.7.1 WDT OPERATION

## 16.7.1.1 WDT Activation Mechanism

The WDT is activated by the following sequence of operations during normal operation:

- 1. Load the WDT Load Register with the count value.
- 2. Set the WDT Enable bit in the WDT Control Register.

The WDT Activation Mechanism starts the WDT decrementing counter.

## 16.7.1.2 WDT Deactivation Mechanism

The WDT is deactivated by the clearing the WDT Enable bit in the WDT Control Register. The WDT Deactivation Mechanism places the WDT in a low power state in which clock are gated and the counter stops decrementing.

## 16.7.1.3 WDT Reload Mechanism

The WDT must be reloaded within periods that are shorter than the programmed watchdog interval; otherwise, the WDT will underflow and a WDT Event will be generated and the WDT Status bit will be set in the WDT Control Register. It is the responsibility of the user program to continually execute code which reloads the watchdog timer, causing the counter to be reloaded

There are three methods of reloading the WDT: a write to the WDT Load Register, a write to the WDT Kick Register, or WDT event.

# 16.7.1.4 WDT Interval

The WDT Interval is the time it takes for the WDT to decrements from the WDT Load Register value to 0000h. The WDT Count Register value takes 33/32KHz\_Clk seconds (ex. 33/32.768 KHz = 1.007ms) to decrement by 1 count.

# 16.8 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Watchdog Timer (WDT). The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| TABLE 16-5: EC-ONLY REGISTER BASE ADDRESS TABLE |
|-------------------------------------------------|
|-------------------------------------------------|

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| WDT            | 0                  | EC   | 32-bit internal<br>address space | 4000_0400h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 16-6: EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |
|--------|--------------------------|
| 00h    | WDT Load Register        |
| 04h    | WDT Control Register     |
| 08h    | WDT Kick Register        |
| 0Ch    | WDT Count Register       |

# 16.8.1 WDT LOAD REGISTER

| Offset | 00h                                                                 |      |         |                |
|--------|---------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                         | Туре | Default | Reset<br>Event |
| 15:0   | WDT Load<br>Writing this field reloads the Watch Dog Timer counter. | R/W  | Fh      | VCC1_R<br>ESET |

## 16.8.2 WDT CONTROL REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                      |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 7:2    | RESERVED                                                                                                                                                                                                                                                                                                                 | R    | -       | -              |
| 1      | WDT Status<br>WDT_RST is set by hardware if the last reset of MEC1322 was<br>caused by an underflow of the WDT. See Section 16.7.1.3, "WDT<br>Reload Mechanism," on page 219 for more information.<br>This bit must be cleared by the EC firmware writing a '1' to this bit.<br>Writing a '0' to this bit has no effect. | R/WC | Ob      | VCC1_R<br>ESET |

| Offset | 04h                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 0      | <ul> <li>WDT Enable</li> <li>In WDT Operation, the WDT is activated by the sequence of operations defined in Section 16.7.1.1, "WDT Activation Mechanism" and deactivated by the sequence of operations defined in Section 16.7.1.2, "WDT Deactivation Mechanism".</li> <li>0 = block disabled</li> <li>1 = block enabled</li> </ul> | R/W  | Ob      | VCC1_R<br>ESET |
|        | <b>Note:</b> The default of the WDT is inactive.                                                                                                                                                                                                                                                                                     |      |         |                |

# 16.8.3 WDT KICK REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                     |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 7:0    | Kick<br>The WDT Kick Register is a strobe. Reads of the WDT Kick Register<br>return 0. Writes to the WDT Kick Register cause the WDT to reload<br>the WDT Load Register value and start decrementing when the<br>WDT Enable bit in the WDT Control Register is set to '1'. When the<br>WDT Enable bit in the WDT Control Register is cleared to '0', writes<br>to the WDT Kick Register have no effect. | W    | n/a     | VCC1_R<br>ESET |

# 16.8.4 WDT COUNT REGISTER

| Offset | 0Ch                                                                 |      |         |                |
|--------|---------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                         | Туре | Default | Reset<br>Event |
| 15:0   | WDT Count<br>This read-only register provide the current WDT count. | R    | Fh      | VCC1_R<br>ESET |

# 17.0 BASIC TIMER

# 17.1 Introduction

This timer block offers a simple mechanism for firmware to maintain a time base. This timer may be instantiated as 16 bits or 32 bits. The name of the timer instance indicates the size of the timer.

# 17.2 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 17-1: I/O DIAGRAM OF BLOCK

# 17.3 Signal Description

There are no external signals for this block.

# 17.4 Host Interface

The embedded controller may access this block via the registers defined in Section 17.9, "EC-Only Registers," on page 224.

# 17.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 17.5.1 POWER DOMAINS

## TABLE 17-1: POWER SOURCES

| Name | Description                                                                            |
|------|----------------------------------------------------------------------------------------|
|      | The timer control logic and registers are all implemented on this single power domain. |

# 17.5.2 CLOCK INPUTS

## TABLE 17-2: CLOCK INPUTS

| Name                   | Description                                                                                                                      |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock source to the timer logic. The Pre-scaler may be used to adjust the minimum resolution per bit of the counter. |

## 17.5.3 RESETS

## TABLE 17-3: RESET SIGNALS

| Name        | Description                                                                                                                                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET  | This reset signal, which is an input to this block, resets all the logic and registers to their initial default state.                                                                                                                   |
| Soft Reset  | This reset signal, which is created by this block, resets all the logic and registers to their initial default state. This reset is generated by the block when the <b>SOFT_RESET</b> bit is set in the Timer Control Register register. |
| Timer_Reset | This reset signal, which is created by this block, is asserted when either the VCC1_RESET or the Soft Reset signal is asserted. The VCC1_RE-SET and Soft Reset signals are OR'd together to create this signal.                          |

## 17.6 Interrupts

## TABLE 17-4: EC INTERRUPTS

| Source     | Description                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMER_16_x | This interrupt event fires when a 16-bit timer <i>x</i> reaches its limit. This event is sourced by the EVENT_INTERRUPT status bit if enabled.  |
| TIMER_32_x | This interrupt event fires when a 32-bit timer <i>x</i> reaches its limit. This event is sourced by the tEVENT_INTERRUPT status bit if enabled. |

# 17.7 Low Power Modes

The Basic Timer may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry. This block is only be permitted to enter low power modes when the block is not active.

The sleep state of this timer is as follows:

- Asleep while the block is not Enabled
- Asleep while the block is not running (start inactive).
- Asleep while the block is halted (even if running).

The block is active while start is active.

# 17.8 Description





This timer block offers a simple mechanism for firmware to maintain a time base in the design. The timer may be enabled to execute the following features:

- · Programmable resolution per LSB of the counter via the Pre-scale bits in the Timer Control Register
- · Programmable as either an up or down counter
- · One-shot or Continuous Modes
- In one-shot mode the Auto Restart feature stops the counter when it reaches its limit and generates a level event.
- In Continuous Mode the Auto Restart feature restarts that counter from the programmed preload value and generates a pulse event.
- · Counter may be reloaded, halted, or started via the Timer Control register
- · Block may be reset by either a Power On Reset (POR) or via a Soft Reset.

# 17.9 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Basic Timer. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance            | Instance<br>Number | Host | Address Space                    | Base Address |
|---------------------------|--------------------|------|----------------------------------|--------------|
| TIMER16 (16-bit<br>Timer) | 0                  | EC   | 32-bit internal<br>address space | 4000_0C00h   |
| TIMER16 (16-bit<br>Timer) | 1                  | EC   | 32-bit internal<br>address space | 4000_0C20h   |
| TIMER16 (16-bit<br>Timer) | 2                  | EC   | 32-bit internal<br>address space | 4000_0C40h   |
| TIMER16 (16-bit<br>Timer) | 3                  | EC   | 32-bit internal<br>address space | 4000_0C60h   |
| TIMER32 (32-bit<br>Timer) | 0                  | EC   | 32-bit internal<br>address space | 4000_0C80h   |
| TIMER32 (32-bit<br>Timer) | 1                  | EC   | 32-bit internal address space    | 4000_0CA0h   |

TABLE 17-5: EC-ONLY REGISTER BASE ADDRESS TABLE

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name             |
|--------|---------------------------|
| 00h    | Timer Count Register      |
| 04h    | Timer Preload Register    |
| 08h    | Timer Status Register     |
| 0Ch    | Timer Int Enable Register |
| 10h    | Timer Control Register    |

# TABLE 17-6: RUNTIME REGISTER SUMMARY

# 17.9.1 TIMER COUNT REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event   |
| 31:0   | COUNTER<br>This is the value of the Timer counter. This is updated by Hardware<br>but may be set by Firmware. If it is set while the Hardware Timer is<br>operating, functionality can not be maintained. When read, it is buff-<br>ered so single byte reads will be able to catch the full 4 byte register<br>without it changing.<br>The size of the Counter is indicated by the instance name. Bits 0 to<br>(size-1) are r/w counter bits. Bits 31 down to size are reserved.<br>Reads return 0 and writes have no effect. | R/W  | 0h      | Tim-<br>er_Reset |

## 17.9.2 TIMER PRELOAD REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event   |
| 31:0   | PRE_LOAD<br>This is the value of the Timer pre-load for the counter. This is used<br>by H/W when the counter is to be restarted automatically; this will<br>become the new value of the counter upon restart.<br>The size of the Pre-Load value is the same as the size of the<br>counter. The size of the Counter is indicated by the instance name.<br>Bits 0 to (size-1) are r/w pre-load bits. Bits 31 down to size are<br>reserved. Reads return 0 and writes have no effect. | R/W  | Oh      | Tim-<br>er_Reset |

# 17.9.3 TIMER STATUS REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                  |      |         |                  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event   |
| 31:0   | Reserved                                                                                                                                                                                                                                                                                                                             | R    | -       | -                |
| 0      | EVENT_INTERRUPT<br>This is the interrupt status that fires when the timer reaches its limit.<br>This may be level or a self clearing signal cycle pulse, based on the<br>AUTO_RESTART bit in the Timer Control Register. If the timer is set<br>to automatically restart, it will provide a pulse, otherwise a level is<br>provided. | R/WC | Oh      | Tim-<br>er_Reset |

# 17.9.4 TIMER INT ENABLE REGISTER

| Offset | 0Ch                                                                                                                       |      |         |                  |
|--------|---------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                               | Туре | Default | Reset<br>Event   |
| 31:0   | Reserved                                                                                                                  | R    | -       | -                |
| 0      | EVENT_INTERRUPT_ENABLE<br>This is the interrupt enable for the status EVENT_INTERRUPT bit in<br>the Timer Status Register | R/W  | Oh      | Tim-<br>er_Reset |

# 17.9.5 TIMER CONTROL REGISTER

| Offset | 10h                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |         |                  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event   |
| 31:16  | PRE_SCALE<br>This is used to divide down the system clock through clock enables<br>to lower the power consumption of the block and allow slow timers.<br>Updating this value during operation may result in erroneous clock<br>enable pulses until the clock divider restarts.<br>The number of clocks per clock enable pulse is (Value + 1); a setting<br>of 0 runs at the full clock speed, while a setting of 1 runs at half<br>speed. | R/W  | Oh      | Tim-<br>er_Reset |
| 15:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                  | R    | -       | -                |
| 7      | HALT<br>This is a halt bit. This will halt the timer as long as it is active. Once<br>the halt is inactive, the timer will start from where it left off.<br>1=Timer is halted. It stops counting. The clock divider will also be<br>reset.<br>0=Timer runs normally                                                                                                                                                                       | R/W  | Oh      | Tim-<br>er_Reset |
| 6      | RELOAD<br>This bit reloads the counter without interrupting it operation. This will<br>not function if the timer has already completed (when the START bit<br>in this register is '0'). This is used to periodically prevent the timer<br>from firing when an event occurs. Usage while the timer is off may<br>result in erroneous behavior.                                                                                             | R/W  | 0h      | Tim-<br>er_Reset |

# **MEC1322**

| Offset | 10h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |         |                  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event   |
| 5      | This bit triggers the timer counter. The counter will operate until it<br>hits its terminating condition. This will clear this bit. It should be<br>noted that when operating in restart mode, there is no terminating<br>condition for the counter, so this bit will never clear. Clearing this bit<br>will halt the timer counter.<br>Setting this bit will:<br>• Reset the clock divider counter.<br>• Enable the clock divider counter.<br>• Start the timer counter.<br>• Clear all interrupts.<br>Clearing this bit will:<br>• Disable the clock divider counter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W  | Oh      | Tim-<br>er_Reset |
| 4      | Stop the timer counter. SOFT_RESET This is a soft reset. This is east for the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of the soft of | WO   | Oh      | Tim-<br>er_Reset |
| 3      | This is self clearing 1 cycle after it is written.<br>AUTO_RESTART<br>This will select the action taken upon completing a count.<br>1=The counter will automatically restart the count, using the contents<br>of the Timer Preload Register to load the Timer Count Register<br>The interrupt will be set in edge mode<br>0=The counter will simply enter a done state and wait for further con-<br>trol inputs. The interrupt will be set in level mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W  | Oh      | Tim-<br>er_Reset |
| 2      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W  | Oh      | Tim-<br>er_Reset |
| 1      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R    | -       | -                |
| 0      | ENABLE<br>This enables the block for operation.<br>1=This block will function normally<br>0=This block will gate its clock and go into its lowest power state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W  | Oh      | Tim-<br>er_Reset |

# 18.0 HIBERNATION TIMER

# 18.1 Introduction

The Hibernation Timer can generate a wake event to the Embedded Controller (EC) when it is in a hibernation mode. This block supports wake events up to 2 hours in duration. The timer is a 16-bit binary count-down timer that can be programmed in  $30.5\mu$ s and 0.125 second increments for period ranges of  $30.5\mu$ s to 2s or 0.125s to 136.5 minutes, respectively. Writing a non-zero value to this register starts the counter from that value. A wake-up interrupt is generated when the count reaches zero.

# 18.2 References

No references have been cited for this chapter

# 18.3 Terminology

No terms have been cited for this chapter.

## 18.4 Interface

This block is an IP block designed to be incorporated into a chip. It is designed to be accessed externally via the pin interface and internally via a registered host interface. The following diagram illustrates the various interfaces to the block.

# FIGURE 18-1: HIBERNATION TIMER INTERFACE DIAGRAM



# 18.5 Signal Description

There are no external signals for this block.

# 18.6 Host Interface

The registers defined for the Hibernation Timer are accessible by the various hosts as indicated in Section 18.10, "EC-Only Registers".

## 18.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 18.7.1 POWER DOMAINS

## TABLE 18-1: POWER SOURCES

| Name | Description                                                                            |
|------|----------------------------------------------------------------------------------------|
|      | The timer control logic and registers are all implemented on this single power domain. |

## 18.7.2 CLOCK INPUTS

## TABLE 18-2: CLOCK INPUTS

| Name      | Description                                                                                                                                |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 32KHz_Clk | This is the clock source to the timer logic. The Pre-scaler may be used to adjust the minimum resolution per bit of the counter.           |
|           | if the main oscillator is stopped then an external 32.768kHz clock source must be active for the Hibernation Timer to continue to operate. |

## 18.7.3 RESETS

## TABLE 18-3:RESET SIGNALS

| Name       | Description                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | This reset signal, which is an input to this block, resets all the logic and registers to their initial default state. |

## 18.8 Interrupts

This section defines the interrupt Interface signals routed to the chip interrupt aggregator.

Each instance of the Hibernation Timer in the MEC1322 can be used to generate interrupts and wake-up events when the timer decrements to zero. The Hibernation Timer interrupt is are routed to the HTIMER bit in the GIRQ17 Source Register.

#### TABLE 18-4: INTERRUPT INTERFACE SIGNAL DESCRIPTION TABLE

| Name   | Direction | Description                                                                                                                            |
|--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|
| HTIMER |           | Signal indicating that the timer is enabled and decrements to 0. This signal is used to generate an Hibernation Timer interrupt event. |

# 18.9 Low Power Modes

The Hibernation Timer may be put into a low power state by the chip Power, Clocks, and Reset (PCR) circuitry.

The timer operates off of the 32KHz\_Clk, and therefore will operate normally when 48 MHz Ring Oscillator is stopped.

The sleep enable inputs have no effect on the Hibernation Timer and the clock required outputs are only asserted during register read/write cycles for as long as necessary to propagate updates to the block core.

# 18.10 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Hibernation Timer. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

# TABLE 18-5: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance    | Instance<br>Number | Host | Address Space                    | Base Address |
|-------------------|--------------------|------|----------------------------------|--------------|
| Hibernation Timer | 0                  | EC   | 32-bit internal<br>address space | 4000_9800h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

# TABLE 18-6: HIBERNATION TIMER SUMMARY

| Offset                      | Register Name           |
|-----------------------------|-------------------------|
| 00h                         | HTimer Preload Register |
| 04h HTimer Control Register |                         |
| 08h                         | HTimer Count Register   |

## 18.10.1 HTIMER PRELOAD REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 15:0   | HT_PRELOAD<br>This register is used to set the Hibernation Timer Preload value.<br>Writing this register to a non-zero value resets the down counter to<br>start counting down from this programmed value. Writing this regis-<br>ter to 0000h disables the hibernation counter. The resolution of this<br>timer is determined by the CTRL bit in the HTimer Control Register.<br>Writes to the HTimer Control Register are completed with an EC bus<br>cycle. | R/W  | 000h    | VCC1_R<br>ESET |

# 18.10.2 HTIMER CONTROL REGISTER

| Offset | 04h                                                                                                                                                                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 15:1   | Reserved                                                                                                                                                                                                                                                         | R    | -       | -              |
| 0      | <ul> <li>CTRL</li> <li>1= The Hibernation Timer has a resolution of 0.125s per LSB, which yields a maximum time in excess of 2 hours.</li> <li>0= The Hibernation Timer has a resolution of 30.5µs per LSB, which yields a maximum time of ~2seconds.</li> </ul> | R    | 0000h   | VCC1_R<br>ESET |

# 18.10.3 HTIMER COUNT REGISTER

| Offset | 08h                                                  |      |         |                |
|--------|------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                          | Туре | Default | Reset<br>Event |
| 15:0   | COUNT<br>The current state of the Hibernation Timer. | R    | 0000h   | VCC1_R<br>ESET |

# 19.0 RTC WITH DATE AND DST ADJUSTMENT

# 19.1 Introduction

This block provides the capabilities of an industry-standard 146818B Real-Time Clock module, without CMOS RAM. Enhancements to this architecture include:

- Industry standard Day of Month Alarm field, allowing for monthly alarms
- · Configurable, automatic Daylight Savings adjustment
- Week Alarm for periodic interrupts and wakes based on Day of Week
- · System Wake capability on interrupts.

# 19.2 References

- 1. Motorola 146818B Data Sheet, available on-line
- 2. Intel Lynx Point PCH EDS specification

# 19.3 Terminology

Time and Date Registers:

This is the set of registers that are automatically counted by hardware every 1 second while the block is enabled to run and to update. These registers are: **Seconds**, **Minutes**, **Hours**, **Day of Week**, **Day of Month**, **Month**, and **Year**.

## 19.4 Interface

This block's connections are entirely internal to the chip.

## FIGURE 19-1: I/O DIAGRAM OF BLOCK



# 19.5 Signal Description

There are no external signals.

# **19.6 Host Interface**

The registers defined for the RTC With Date and DST Adjustment are accessible by the host and EC.

# 19.7 Power, Clocks and Resets

This section defines the Power, Clock, and Reset parameters of the block.

## 19.7.1 POWER DOMAINS

# TABLE 19-1: POWER SOURCES

| Name | Description                                                                                                        |
|------|--------------------------------------------------------------------------------------------------------------------|
|      | This power well sources all of the internal registers and logic in this block.                                     |
|      | This power well sources only bus communication. The block continues to operate internally while this rail is down. |

## 19.7.2 CLOCKS

## TABLE 19-2: CLOCKS

| Name      | Description                                                                                                       |
|-----------|-------------------------------------------------------------------------------------------------------------------|
| 32KHz_Clk | This 32KHz clock input drives all internal logic, and will be present at all times that the VBAT well is powered. |

### 19.7.3 RESETS

## TABLE 19-3: RESET SIGNALS

| Name       | Description                                                                                                                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBAT_POR   | This reset signal is used in the RTC_RST signal to reset all of the registers and logic in this block. It directly resets the Soft Reset bit in the RTC Control Register.                                                               |
| RTC_RST    | This reset signal resets all of the registers and logic in this block, except for the Soft Reset bit in the RTC Control Register. It is triggered by VBAT_POR, but can also be triggered by a Soft Reset from the RTC Control Register. |
| VCC1_RESET | This reset signal is used to inhibit the bus communication logic, and isolates this block from VCC1 powered circuitry on-chip. Otherwise it has no effect on the internal state.                                                        |

# 19.8 Interrupts

## TABLE 19-4:SYSTEM INTERRUPTS

| Source | Description                                                                                                                      |
|--------|----------------------------------------------------------------------------------------------------------------------------------|
| RTC    | This interrupt source for the SIRQ logic is generated when any of the fol-<br>lowing events occur:                               |
|        | <ul> <li>Update complete. This is triggered, at 1-second intervals, when the<br/>Time register updates have completed</li> </ul> |
|        | <ul> <li>Alarm. This is triggered when the alarm value matches the current<br/>time (and date, if used)</li> </ul>               |
|        | Periodic. This is triggered at the chosen programmable rate                                                                      |

## TABLE 19-5: EC INTERRUPTS

| Source    | Description                                                                                                                      |
|-----------|----------------------------------------------------------------------------------------------------------------------------------|
| RTC       | This interrupt is signaled to the Interrupt Aggregator when any of the fol-<br>lowing events occur:                              |
|           | <ul> <li>Update complete. This is triggered, at 1-second intervals, when the<br/>Time register updates have completed</li> </ul> |
|           | <ul> <li>Alarm. This is triggered when the alarm value matches the current<br/>time (and date, if used)</li> </ul>               |
|           | Periodic. This is triggered at the chosen programmable rate                                                                      |
| RTC ALARM | This wake interrupt is signaled to the Interrupt Aggregator when an Alarm event occurs.                                          |

# **19.9 Low Power Modes**

The RTC has no low-power modes. It runs continuously while the VBAT well is powered.

# 19.10 Description

This block provides the capabilities of an industry-standard 146818B Real-Time Clock module, excluding the CMOS RAM and the SQW output. See the following registers, which represent enhancements to this architecture. These enhancements are listed below.

See the Date Alarm field of Register D for a Day of Month qualifier for alarms.

See the Week Alarm Register for a Day of Week qualifier for alarms.

See the registers Daylight Savings Forward Register and Daylight Savings Backward Register for setting up hands-off Daylight Savings adjustments.

See the RTC Control Register for enhanced control over the block's operations.

# **19.11 Runtime Registers**

The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in Runtime Register Base Address Table.

## TABLE 19-6: RUNTIME REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address   |
|----------------|--------------------|------|----------------------------------|----------------|
| RTC            | 0                  | LPC  | I/O                              | Programmed BAR |
|                | 0                  | EC   | 32-bit internal<br>Address Space | 400F_2C00h     |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance. Add the register's Offset to this value to obtain the direct address of the register.

## TABLE 19-7: RUNTIME REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |
|--------|--------------------------|
| 00h    | Seconds Register         |
| 01h    | Seconds Alarm Register   |
| 02h    | Minutes Register         |
| 03h    | Minutes Alarm Register   |
| 04h    | Hours Register           |
| 05h    | Hours Alarm Register     |
| 06h    | Day of Week Register     |
| 07h    | Day of Month Register    |
| 08h    | Month Register           |

| Offset | Register Name (Mnemonic)           |
|--------|------------------------------------|
| 09h    | Year Register                      |
| 0Ah    | Register A                         |
| 0Bh    | Register B                         |
| 0Ch    | Register C                         |
| 0Dh    | Register D                         |
| 0Eh    | (reserved)                         |
| 0Fh    | (reserved)                         |
| 10h    | RTC Control Register               |
| 14h    | Week Alarm Register                |
| 18h    | Daylight Savings Forward Register  |
| 1Ch    | Daylight Savings Backward Register |
| 20h    | MCHP Reserved                      |

## TABLE 19-7: RUNTIME REGISTER SUMMARY (CONTINUED)

**Note:** This extended register set occupies offsets that have historically been used as CMOS RAM. Code ported to use this block should be examined to ensure that it does not assume that RAM exists in this block.

# 19.11.1 SECONDS REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                       |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:0    | SECONDS<br>Displays the number of seconds past the current minute, in the range<br>059. Presentation may be selected as binary or BCD, depending on<br>the DM bit in Register B. Values written must also use the format<br>defined by the current setting of the DM bit. | R/W  | 00h     | RTC_R<br>ST    |

# 19.11.2 SECONDS ALARM REGISTER

| Offset | 01h                                                                                                                                                                                                                                                                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | SECONDS_ALARM<br>Holds a match value, compared against the Seconds Register to trig-<br>ger the Alarm event. Values written to this register must use the for-<br>mat defined by the current setting of the DM bit in Register B. A value<br>of 11xxxxxxb written to this register makes it don't-care (always<br>matching). | R/W  | 00h     | RTC_R<br>ST    |

## 19.11.3 MINUTES REGISTER

| Offset | 02h                                                                                                                                                                                                                                                                        |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7:0    | MINUTES<br>Displays the number of minutes past the current hour, in the range 0-<br>-59. Presentation may be selected as binary or BCD, depending on<br>the DM bit in Register B. Values written must also use the format<br>defined by the current setting of the DM bit. | R/W  | 00h     | RTC_RS<br>T    |

## 19.11.4 MINUTES ALARM REGISTER

| Offset | 03h                                                                                                                                                                                                                                                                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                  | Туре | Default | Reset<br>Event |
| 7:0    | MINUTES_ALARM<br>Holds a match value, compared against the Minutes Register to trig-<br>ger the Alarm event. Values written to this register must use the for-<br>mat defined by the current setting of the DM bit in Register B. A value<br>of 11xxxxxxb written to this register makes it don't-care (always<br>matching). | R/W  | 00h     | RTC_R<br>ST    |

## 19.11.5 HOURS REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7      | HOURS_AM_PM<br>In 12-hour mode (see bit "24/12" in register B), this bit indicates AM or<br>PM.<br>1=PM<br>0=AM                                                                                                                                                                                                                            | R/W  | Ob      | RTC_R<br>ST    |
| 6:0    | HOURS<br>Displays the number of the hour, in the range 112 for 12-hour mode<br>(see bit "24/12" in register B), or in the range 023 for 24-hour mode.<br>Presentation may be selected as binary or BCD, depending on the<br>DM bit in Register B. Values written must also use the format defined<br>by the current setting of the DM bit. | R/W  | 00h     | RTC_R<br>ST    |

## 19.11.6 HOURS ALARM REGISTER

| Offset | 05h                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:0    | HOURS_ALARM<br>Holds a match value, compared against the Hours Register to trigger<br>the Alarm event. Values written to this register must use the format<br>defined by the current settings of the DM bit and the 24/12 bit in Reg-<br>ister B. A value of 11xxxxxb written to this register makes it don't-<br>care (always matching). | R/W  | 00h     | RTC_R<br>ST    |

# 19.11.7 DAY OF WEEK REGISTER

| Offset | 06h                                                                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:0    | DAY_OF_WEEK                                                                                                                                                                                                     | R/W  | 00h     | RTC_R          |
|        | Displays the day of the week, in the range 1 (Sunday) through 7 (Sat-<br>urday). Numbers in this range are identical in both binary and BCD<br>notation, so this register's format is unaffected by the DM bit. |      |         | ST             |

## 19.11.8 DAY OF MONTH REGISTER

| Offset | 07h                                                                                                                                                                                                                                                             |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 7:0    | DAY_OF_MONTH<br>Displays the day of the current month, in the range 131. Presenta-<br>tion may be selected as binary or BCD, depending on the DM bit in<br>Register B. Values written must also use the format defined by the<br>current setting of the DM bit. | R/W  | 00h     | RTC_R<br>ST    |

# 19.11.9 MONTH REGISTER

| Offset | 08h                                                                                                                                                                                                                                   |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                           | Туре | Default | Reset<br>Event |
| 7:0    | MONTH<br>Displays the month, in the range 112. Presentation may be selected<br>as binary or BCD, depending on the DM bit in Register B. Values writ-<br>ten must also use the format defined by the current setting of the DM<br>bit. | R/W  | 00h     | RTC_R<br>ST    |

## 19.11.10 YEAR REGISTER

| Offset | 09h                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 7:0    |                                                                                                                                                                                                                                                                                        | R/W  | 00h     | RTC_R          |
|        | Displays the number of the year in the current century, in the range 0 (year 2000) through 99 (year 2099). Presentation may be selected as binary or BCD, depending on the DM bit in Register B. Values written must also use the format defined by the current setting of the DM bit. |      |         | ST             |

## 19.11.11 REGISTER A

| Offset | 0Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 7      | UPDATE_IN_PROGRESS<br>'0' indicates that the Time and Date registers are stable and will not be<br>altered by hardware soon. '1' indicates that a hardware update of the<br>Time and Date registers may be in progress, and those registers<br>should not be accessed by the host program. This bit is set to '1' at a<br>point 488us (16 cycles of the 32K clock) before the update occurs, and<br>is cleared immediately after the update. See also the Update-Ended<br>Interrupt, which provides more useful status.                                              | R    | Ob      | RTC_R<br>ST    |
| 6:4    | <ul> <li>DIVISION_CHAIN_SELECT</li> <li>This field provides general control for the Time and Date register updating logic.</li> <li>11xb=Halt counting. The next time that 010b is written, updates will begin 500ms later.</li> <li>010b=Required setting for normal operation. It is also necessary to set the Block Enable bit in the RTC Control Register to '1' for counting to begin</li> <li>000b=Reserved. This field should be initialized to another value before Enabling the block in the RTC Control Register</li> <li>Other values Reserved</li> </ul> | R/W  | 000b    | RTC_R<br>ST    |
| 3:0    | RATE_SELECT<br>This field selects the rate of the Periodic Interrupt source. See<br>Table 19-8                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W  | 0h      | RTC_R<br>ST    |

# TABLE 19-8: REGISTER A FIELD RS: PERIODIC INTERRUPT SETTINGS

| RS (hex) | Interrupt Period |
|----------|------------------|
| 0        | Never Triggered  |
| 1        | 3.90625 ms       |
| 2        | 7.8125 ms        |
| 3        | 122.070 us       |
| 4        | 244.141 us       |
| 5        | 488.281 us       |
| 6        | 976.5625 us      |

# TABLE 19-8: REGISTER A FIELD RS: PERIODIC INTERRUPT SETTINGS (CONTINUED)

| RS (hex) | Interrupt Period |
|----------|------------------|
| 7        | 1.953125 ms      |
| 8        | 3.90625 ms       |
| 9        | 7.8125 ms        |
| A        | 15.625 ms        |
| В        | 31.25 ms         |
| С        | 62.5 ms          |
| D        | 125 ms           |
| E        | 250 ms           |
| F        | 500 ms           |

# 19.11.12 REGISTER B

| Offset | 0Bh                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 7      | UPDATE_CYCLE_INHIBIT<br>In its default state '0', this bit allows hardware updates to the Time<br>and Date registers, which occur at 1-second intervals. A '1' written to<br>this field inhibits updates, allowing these registers to be cleanly writ-<br>ten to different values. Writing '0' to this bit allows updates to con-<br>tinue. | R/W  | Ob      | RTC_R<br>ST    |
| 6      | PERIODIC_INTERRUPT_ENABLE<br>1=Alows the Periodic Interrupt events to be propagated as interrupts<br>0=Periodic events are not propagates as interrupts                                                                                                                                                                                     | R/W  | 0b      | RTC_R<br>ST    |
| 5      | ALARM_INTERRUPT_ENABLE<br>1=Alows the Alarm Interrupt events to be propagated as interrupts<br>0=Alarm events are not propagates as interrupts                                                                                                                                                                                              | R/W  | Ob      | RTC_R<br>ST    |
| 4      | UPDATE_ENDED_INTERRUPT_ENABLE<br>1=Alows the Update Ended Interrupt events to be propagated as inter-<br>rupts<br>0=Update Ended events are not propagates as interrupts                                                                                                                                                                    | R/W  | 0b      | RTC_R<br>ST    |
| 3      | Reserved                                                                                                                                                                                                                                                                                                                                    | R    | -       | -              |
| 2      | DATA_MODE<br>1=Binary Mode for Dates and Times<br>0=BCD Mode for Dates and Times                                                                                                                                                                                                                                                            | R/W  | 0b      | RTC_R<br>ST    |
| 1      | <ul> <li>HOUR_FORMAT_24_12</li> <li>1=24-Hour Format for Hours and Hours Alarm registers. 24-Hour format keeps the AM/PM bit off, with value range 023</li> <li>0=12-Hour Format for Hours and Hours Alarm registers. 12-Hour format has an AM/PM bit, and value range 112</li> </ul>                                                       | R/W  | 0b      | RTC_R<br>ST    |

| Offset | 0Bh                                                                                                                                                                                                                                                                  |             |                 |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                          | Туре        | Default         | Reset<br>Event |
| 0      | DAYLIGHT_SAVINGS_ENABLE<br>1=Enables automatic hardware updating of the hour, using the regis-<br>ters Daylight Savings Forward and Daylight Savings Backward to<br>select the yearly date and hour for each update<br>0=Automatic Daylight Savings updates disabled | R/W         | Ob              | RTC_R<br>ST    |
|        | The DATA_MODE and HOUR_FORMAT_24_12 bits affect only how v<br>being read and how they are interpreted as they are being written. They<br>or interpretations of registers that have already been written, nor do th                                                   | do not affe | ect the interna | I contents     |

represented or counted internally. This mode bits may be set and cleared dynamically, for whatever I/O

# 19.11.13 REGISTER C

data representation is desired by the host program.

| Offset | 0Ch                                                                                                                                                                                                                                                     |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                             | Туре | Default | Reset<br>Event |
| 7      | INTERRUPT_REQUEST_FLAG                                                                                                                                                                                                                                  | RC   | Ob      | RTC_R<br>ST    |
|        | <ul><li>1=Any of bits[6:4] below is active after masking by their respective<br/>Enable bits in Register B.</li><li>0=No bits in this register are active</li></ul>                                                                                     |      |         |                |
|        | This bit is automatically cleared by every Read access to this register.                                                                                                                                                                                |      |         |                |
| 6      | PERIODIC_INTERRUPT_FLAG                                                                                                                                                                                                                                 | RC   | 0b      | RTC_R<br>ST    |
|        | <ul> <li>1=A Periodic Interrupt event has occurred since the last time this register was read. This bit displays status regardless of the Periodic Interrupt Enable bit in Register B</li> <li>0=A Periodic Interrupt event has not occurred</li> </ul> |      |         |                |
|        | This bit is automatically cleared by every Read access to this register.                                                                                                                                                                                |      |         |                |
| 5      | ALARM_FLAG                                                                                                                                                                                                                                              | RC   | 0b      | RTC_R<br>ST    |
|        | <ul> <li>1=An Alarm event has occurred since the last time this register was read. This bit displays status regardless of the Alarm Interrupt Enable bit in Register B.</li> <li>0=An Alarm event has not occurred</li> </ul>                           |      |         |                |
|        | This bit is automatically cleared by every Read access to this register.                                                                                                                                                                                |      |         |                |

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                      | Туре | Default | Reset<br>Event |
| 4      | UPDATE_ENDED_INTERRUPT_FLAG                                                                                                                                                                                                                                                                                                                                                                                      | RC   | 0b      | RTC_R<br>ST    |
|        | <ul> <li>1=A Time and Date update has completed since the last time this register was read. This bit displays status regardless of the Update-Ended Interrupt Enable bit in Register B. Presentation of this status indicates that the Time and Date registers will be valid and stable for over 999ms</li> <li>0=A Time and Data update has not completed since the last time this register was read</li> </ul> |      |         |                |
|        | This bit is automatically cleared by every Read access to this register.                                                                                                                                                                                                                                                                                                                                         |      |         | L              |
| 3:0    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                         | R    | -       | -              |

# 19.11.14 REGISTER D

| Offset | 0Dh                                                                                                                                                                                                                                                                 |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 7:6    | Reserved                                                                                                                                                                                                                                                            | R    | -       | -              |
| 5:0    | DATE_ALARM<br>This field, if set to a non-zero value, will inhibit the Alarm interrupt<br>unless this field matches the contents of the Month register also. If<br>this field contains 00h (default), it represents a don't-care, allowing<br>more frequent alarms. | R/W  | 00h     | RTC_R<br>ST    |

# 19.11.15 RTC CONTROL REGISTER

| Offset | 10h                                                                                                                                                                                                                                                                                       |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:4    | Reserved                                                                                                                                                                                                                                                                                  | R    | -       | -              |
| 3      | ALARM_ENABLE                                                                                                                                                                                                                                                                              | R/W  | 0b      | RTC_R<br>ST    |
|        | 1=Enables the Alarm features<br>0=Disables the Alarm features                                                                                                                                                                                                                             |      |         |                |
| 2      | Microchip Reserved                                                                                                                                                                                                                                                                        | R/W  | 0b      | RTC_R<br>ST    |
| 1      | SOFT_RESET<br>A '1' written to this bit position will trigger the RTC_RST reset, reset-<br>ting the block and all registers except this one and the Test Register.<br>This bit is self-clearing at the end of the reset, one cycle of LPC Bus<br>Clock later, and so requires no waiting. | R/W  | Ob      | VBAT_<br>POR   |
| 0      | BLOCK_ENABLE<br>This bit must be '1' in order for the block to function internally. Regis-<br>ters may be initialized first, before setting this bit to '1' to start opera-<br>tion.                                                                                                      | R/W  | Ob      | RTC_R<br>ST    |

## 19.11.16 WEEK ALARM REGISTER

| Offset | 14h                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 7:0    | ALARM_DAY_OF_WEEK<br>This register, if written to a value in the range 17, will inhibit the<br>Alarm interrupt unless this field matches the contents of the Day of<br>Week Register also. If this field is written to any value 11xxxxxxb (like<br>the default FFh), it represents a don't-care, allowing more frequent<br>alarms, and will read back as FFh until another value is written. | R/W  | FFh     | RTC_R<br>ST    |

# 19.11.17 DAYLIGHT SAVINGS FORWARD REGISTER

| Offset | 18h                                                                                                                                                                                                                                                                      |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 31     | DST_FORWARD_AM_PM<br>This bit selects AM vs. PM, to match bit[7] of the Hours Register if 12-<br>Hour mode is selected in Register B at the time of writing.                                                                                                             | R/W  | Ob      | RTC_R<br>ST    |
| 30:24  | DST_FORWARD_HOUR<br>This field holds the matching value for bits[6:0] of the Hours register.<br>The written value will be interpreted according to the 24/12 Hour<br>mode and DM mode settings at the time of writing.                                                   | R/W  | 00h     | RTC_R<br>ST    |
| 23:19  | Reserved                                                                                                                                                                                                                                                                 | R    | -       | -              |
| 18:16  | DST_FORWARD_WEEK<br>This value matches an internally-maintained week number within the<br>current month. Valid values for this field are:<br>5=Last week of month<br>4 =Fourth week of month<br>3=Third week of month<br>2=Second week of month<br>1=First week of month | R/W  | Oh      | RTC_R<br>ST    |
| 15:11  | Reserved                                                                                                                                                                                                                                                                 | R    | -       | -              |
| 10:8   | DST_FORWARD_DAY_OF_WEEK<br>This field matches the Day of Week Register bits[2:0].                                                                                                                                                                                        | R/W  | 0h      | RTC_R<br>ST    |
| 7:0    | DST_FORWARD_MONTH<br>This field matches the Month Register.                                                                                                                                                                                                              | R/W  | 00h     | RTC_R<br>ST    |

This is a 32-bit register, accessible also as individual bytes. When writing as individual bytes, ensure that the DSE bit (in Register B) is off first, or that the block is disabled or stopped (SET bit), to prevent a time update while this register may have incompletely-updated contents.

When enabled by the DSE bit in Register B, this register defines an hour and day of the year at which the Hours register will be automatically incremented by 1 additional hour.

There are no don't-care fields recognized. All fields must be already initialized to valid settings whenever the DSE bit is '1'.

Fields other than Week and Day of Week use the current setting of the DM bit (binary vs. BCD) to interpret the information as it is written to them. Their values, as held internally, are not changed by later changes to the DM bit, without subsequently writing to this register as well. **Note:** An Alarm that is set inside the hour after the time specified in this register will not be triggered, because that one-hour period is skipped. This period includes the exact time (0 minutes: 0 seconds) given by this register, through the 59 minutes: 59 seconds point afterward.

# 19.11.18 DAYLIGHT SAVINGS BACKWARD REGISTER

| Offset | 1Ch                                                                                                                                                                                                                                                                       |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 31     | DST_BACKWARD_AM_PM                                                                                                                                                                                                                                                        | R/W  | 0b      | RTC_R          |
|        | This bit selects AM vs. PM, to match bit[7] of the Hours register if 12-<br>Hour mode is selected in Register B at the time of writing.                                                                                                                                   |      |         | ST             |
| 30:24  | DST_BACKWARD_HOUR                                                                                                                                                                                                                                                         | R/W  | 00h     | RTC_R          |
|        | This field holds the matching value for bits[6:0] of the Hours register.<br>The written value will be interpreted according to the 24/12 Hour<br>mode and DM mode settings at the time of writing.                                                                        |      |         | ST             |
| 23:19  | Reserved                                                                                                                                                                                                                                                                  | R    | -       | -              |
| 18:16  | DST_BACKWARD_WEEK<br>This value matches an internally-maintained week number within the<br>current month. Valid values for this field are:<br>5=Last week of month<br>4 =Fourth week of month<br>3=Third week of month<br>2=Second week of month<br>1=First week of month | R/W  | Oh      | RTC_R<br>ST    |
| 15:11  | Reserved                                                                                                                                                                                                                                                                  | R    | -       | -              |
| _      | DST_BACKWARD_DAY_OF_WEEK                                                                                                                                                                                                                                                  | R/W  | 0h      | RTC_R          |
|        | This field matches the Day of Week Register bits[2:0].                                                                                                                                                                                                                    |      |         | ST             |
| 7:0    | DST_BACKWARD_MONTH                                                                                                                                                                                                                                                        | R/W  | 00h     | RTC_R          |
|        | This field matches the Month Register.                                                                                                                                                                                                                                    |      |         | ST             |

This is a 32-bit register, accessible also as individual bytes. When writing as individual bytes, ensure that the DSE bit (in Register B) is off first, or that the block is disabled or stopped (SET bit), to prevent a time update while this register may have incompletely-updated contents.

When enabled by the DSE bit in Register B, this register defines an hour and day of the year at which the Hours register increment will be inhibited from occurring. After triggering, this feature is automatically disabled for long enough to ensure that it will not retrigger the second time this Hours value appears, and then this feature is re-enabled automatically.

There are no don't-care fields recognized. All fields must be already initialized to valid settings whenever the DSE bit is '1'.

Fields other than Week and Day of Week use the current setting of the DM bit (binary vs. BCD) to interpret the information as it is written to them. Their values, as held internally, are not changed by later changes to the DM bit, without subsequently writing to this register as well.

**Note:** An Alarm that is set inside the hour before the time specified in this register will be triggered twice, because that one-hour period is repeated. This period will include the exact time (0 minutes: 0 seconds) given by this register, through the 59 minutes: 59 seconds point afterward.

# 20.0 GPIO INTERFACE

# 20.1 General Description

The MEC1322 GPIO Interface provides general purpose input monitoring and output control, as well as managing many aspects of pin functionality; including, multi-function Pin Multiplexing Control, GPIO Direction control, PU/PD (PU\_PD) resistors, asynchronous wakeup and synchronous Interrupt Detection (int\_det), GPIO Direction, and Polarity control, as well as control of pin drive strength and slew rate.

Features of the GPIO Interface include:

- Inputs:
  - Asynchronous rising and falling edge wakeup detection
  - Interrupt High or Low Level
- On Output:
  - Push Pull or Open Drain output
- Pull up or pull down resistor control
- · Interrupt and wake capability available for all GPIOs
- · Programmable pin drive strength and slew rate limiting
- Group- or individual control of GPIO data.
- Multiplexing of all multi-function pins are controlled by the GPIO interface

# 20.2 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 20.2.1 POWER DOMAINS

## TABLE 20-1: POWER SOURCES

| Name | Description                                                |
|------|------------------------------------------------------------|
| VCC1 | The registers and logic in this block are powered by VCC1. |

## 20.2.2 CLOCK INPUTS

#### TABLE 20-2: CLOCK INPUTS

| Name                   | Description                                                           |  |  |
|------------------------|-----------------------------------------------------------------------|--|--|
| 48 MHz Ring Oscillator | The 48 MHz Ring Oscillator is used for synchronizing the GPIO inputs. |  |  |

## 20.2.3 RESETS

# TABLE 20-3: RESET SIGNALS

| Name       | Description                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | This reset is asserted when VCC1 is applied.                                                                                                    |
| nSIO_RESET | This is an alternate reset condition, typically asserted when the main power rail is asserted. This reset is used for VCC Power Well Emulation. |

## 20.3 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 20-4: INTERRUPTS

| Source     | Description                                                                                                                                                                                                                                       |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| GPIO_Event | Each pin in the GPIO Interface has the ability to generate an interrup event. This event may be used as a wake event.                                                                                                                             |  |  |  |
|            | The GPIO Interface can generate an interrupt source event on a high level, low level, rising edge and falling edge, as configured by the Interrupt Detection (int_det) bits in the Pin Control Register associated with the GPIO signal function. |  |  |  |
|            | <b>Note:</b> The minimum pulse width ensured to generate an inter-<br>rupt/wakeup event is 5ns.                                                                                                                                                   |  |  |  |

## 20.4 Accessing GPIOs

There are two ways to access GPIO output data. Bit [10] is used to determine which GPIO output data bit affects the GPIO output pin.

- Output GPIO Data
  - Outputs to individual GPIO ports are grouped into 32-bit GPIO Output Registers.
- Alternative GPIO data
  - Alternatively, each GPIO output port is individually accessible via Bit [16] in the port's Pin Control Register. On reads, Bit [16] returns the programmed value, not the value on the pin.

There are two ways to access GPIO input data.

- Input GPIO Data
  - Inputs from individual GPIO ports are grouped into 32-bit GPIO Input Registers and always reflect the current state of the GPIO input from the pad.
- GPIO input from pad
  - Alternatively, each GPIO input port is individually accessible via Bit [24] in the port's Pin Control Register. Bit [24] always reflects the current state of GPIO input from the pad.

# 20.5 GPIO Indexing

Each GPIO signal function name consists of a 4-character prefix ("GPIO") followed by a 3-digit octal-encoded index number. In the MEC1322 GPIO indexing is done sequentially starting from 'GPIO000.'

# 20.6 GPIO Multiplexing Control

Pin multiplexing depends upon the Mux Control bits in the Pin Control Register. There are two Pin Control Registers for each GPIO signal function.

The MEC1322 Pin Control Register address offsets shown in the following tables depends on the GPIO Index number. Pin Control Register defaults are also shown in these tables.

Note 1: Pin Control Register 2 default values are not shown in these tables.

- 2: The GPIO143/RSMRST# pin operates as described in Section 1.6, "Notes for Tables in this Chapter," on page 39 when it is configured as a GPIO; the RSMRST# function is not a true alternate function. For proper RSMRST# operation on the pin, the GPIO143 control register must not be changed from the GPIO default function.
- **3:** The VCC1\_RST#/GPIO131 pin cannot be used as a GPIO pin. The input path to the VCC1\_RST# logic is always active and will cause a reset if this pin is set low in GPIO mode.
- 4: The KSI[7:0] pins have the internal pullups enabled by ROM boot code. Therefore the Pin Control Reg. POR Value is as follows after the ROM boot code runs:

GPIO043 = 00003001h GPIO042 = 00003001h GPIO040 = 00003001h GPIO142 = 00003001h GPIO032 = 00003001h GPIO144 = 00003001h GPIO126 = 00002001h GPIO125 = 00002001h

# TABLE 20-5: PIN CONTROL REGISTERS

| GPIO<br>Name | Pin Control<br>Reg. Offset | Pin Control<br>Reg. POR | POR Default Signal | Mux Control = | Mux Control = | Mux Control = | Mux Control = |
|--------------|----------------------------|-------------------------|--------------------|---------------|---------------|---------------|---------------|
| (Octal)      | (Hex)                      | Value (Hex)             | Function           | 00            | 01            | 10            | 11            |
| GPIO000      | 0000                       | 00003000                | KSO00              | GPIO000       | Reserved      | Reserved      | KSO00         |
| GPIO001      | 0004                       | 00003000                | KSO06              | GPIO001       | Reserved      | Reserved      | KSO06         |
| GPIO002      | 0008                       | 00003000                | KSO07              | GPIO002       | Reserved      | Reserved      | KSO07         |
| GPIO003      | 000C                       | 00003000                | KSO08              | GPIO003       | Reserved      | Reserved      | KSO08         |
| GPIO004      | 0010                       | 00003000                | KSO10              | GPIO004       | Reserved      | Reserved      | KSO10         |
| GPIO005      | 0014                       | 00003002                | KSO12              | GPIO005       | Reserved      | Reserved      | KSO12         |
| GPIO006      | 0018                       | 00003000                | KSO13              | GPIO006       | Reserved      | Reserved      | KSO13         |
| GPIO007      | 001C                       | 0000000                 | GPI0007            | GPIO007       | Reserved      | Reserved      | KSO14         |
| GPIO010      | 0020                       | 0000000                 | GPIO010            | GPIO010       | Reserved      | Reserved      | KSO15         |
| GPIO011      | 0024                       | 0000002                 | GPIO011            | GPIO011       | Reserved      | Reserved      | KSO16         |
| GPIO012      | 0028                       | 0000000                 | GPIO012            | GPIO012       | Reserved      | Reserved      | KSO17         |
| GPIO013      | 002C                       | 00002000                | 32KHZ_OUT          | GPIO013       | Reserved      | 32KHZ_OUT     | Reserved      |
| GPIO014      | 0030                       | 00001000                | CLKRUN#            | GPIO014       | CLKRUN#       | Reserved      | Reserved      |
| GPIO015      | 0034                       | 00002100                | I2C0_CLK0          | GPIO015       | Reserved      | I2C0_CLK0     | Reserved      |
| GPIO016      | 0038                       | 00002100                | I2C0_DAT0          | GPIO016       | Reserved      | I2C0_DAT0     | Reserved      |
| GPIO017      | 003C                       | 00002100                | I2C0_DAT1          | GPIO017       | Reserved      | I2C0_DAT1     | Reserved      |
| GPIO020      | 0040                       | 0000000                 | GPI0020            | GPIO020       | Reserved      | I2C2_CLK0     | Reserved      |
| GPIO021      | 0044                       | 0000000                 | GPIO021            | GPIO021       | Reserved      | I2C2_DAT0     | Reserved      |
| GPIO022      | 0048                       | 0000000                 | GPI0022            | GPIO022       | Reserved      | I2C1_CLK0     | Reserved      |
| GPIO023      | 004C                       | 0000000                 | GPI0023            | GPIO023       | Reserved      | I2C1_DAT0     | Reserved      |
| GPIO024      | 0050                       | 0000001                 | GPIO024            | GPIO024       | Reserved      | I2C3_CLK0     | Reserved      |
| GPIO025      | 0054                       | 0000000                 | GPI0025            | GPIO025       | Reserved      | I2C3_DAT0     | Reserved      |
| GPIO026      | 0058                       | 00002100                | nEC_SCI            | GPIO026       | Reserved      | nEC_SCI       | Reserved      |
| GPIO027      | 005C                       | 0000001                 | GPI0027            | GPIO027       | Reserved      | Reserved      | Reserved      |
| GPIO030      | 0060                       | 00000000                | GPI0030            | GPIO030       | Reserved      | Reserved      | Reserved      |
| GPIO031      | 0064                       | 00000001                | GPIO031            | GPIO031       | Reserved      | Reserved      | Reserved      |
| GPIO032      | 0068                       | 00003000                | KSI3               | GPIO032       | Reserved      | Reserved      | KSI3          |
| GPIO033      | 006C                       | 00000001                | GPI0033            | GPIO033       | Reserved      | Reserved      | Reserved      |
| GPIO034      | 0070                       | 00000000                | GPIO034            | GPIO034       | PWM2          | Reserved      | TACH2PWM OUT  |
| GPIO035      | 0074                       | 00000001                | GPIO035            | GPIO035       | Reserved      | Reserved      | Reserved      |
| GPIO036      | 0078                       | 00000001                | GPIO036            | GPIO036       | Reserved      | Reserved      | Reserved      |
| GPI0040      | 0080                       | 00003000                | KSI5               | GPIO040       | Reserved      | Reserved      | KSI5          |

| GPIO    | Pin Control | Pin Control |                    |               |               |               |               |
|---------|-------------|-------------|--------------------|---------------|---------------|---------------|---------------|
| Name    | Reg. Offset | Reg. POR    | POR Default Signal | Mux Control = | Mux Control = | Mux Control = | Mux Control = |
| (Octal) | (Hex)       | Value (Hex) | Function           | 00            | 01            | 10            | 11            |
| GPIO041 | 0084        | 00001002    | Reserved           | GPIO041       | Reserved      | Reserved      | Reserved      |
| GPIO042 | 0088        | 00003000    | KSI6               | GPIO042       | Reserved      | Reserved      | KSI6          |
| GPIO043 | 008C        | 00003000    | KSI7               | GPIO043       | Reserved      | Reserved      | KSI7          |
| GPIO044 | 0090        | 00000000    | GPIO044            | GPIO044       | nSMI          | Reserved      | Reserved      |
| GPIO045 | 0094        | 00000000    | GPIO045            | GPIO045       | A20M          | PVT_CS1#      | Reserved      |
| GPIO046 | 0098        | 00002100    | PS2_CLK0           | GPIO046       | Reserved      | PS2_CLK0      | Reserved      |
| GPIO047 | 009C        | 00002100    | PS2_DAT0           | GPIO047       | Reserved      | PS2_DAT0      | Reserved      |
| GPIO050 | 00A0        | 00002100    | PS2_CLK1           | GPIO050       | Reserved      | PS2_CLK1      | Reserved      |
| GPIO051 | 00A4        | 00002100    | PS2_CLK2           | GPIO051       | Reserved      | PS2_CLK2      | Reserved      |
| GPIO052 | 00A8        | 00002100    | PS2_DAT2           | GPIO052       | Reserved      | PS2_DAT2      | Reserved      |
| GPIO053 | 00AC        | 00000000    | GPIO053            | GPIO053       | Reserved      | PS2_CLK3      | Reserved      |
| GPIO054 | 00B0        | 00000000    | GPIO054            | GPIO054       | PVT_MOSI      | Reserved      | Reserved      |
| GPIO055 | 00B4        | 000000C     | GPIO055            | GPIO055       | Reserved      | Reserved      | Reserved      |
| GPIO056 | 00B8        | 00003000    | ADC0               | GPIO056       | ADC0          | Reserved      | Reserved      |
| GPIO057 | 00BC        | 00001000    | ADC1               | GPIO057       | ADC1          | Reserved      | Reserved      |
| GPIO060 | 00C0        | 00001001    | ADC2               | GPIO060       | ADC2          | Reserved      | Reserved      |
| GPIO061 | 00C4        | 00001000    | ADC3               | GPIO061       | ADC3          | Reserved      | Reserved      |
| GPIO062 | 00C8        | 00001000    | ADC4               | GPIO062       | ADC4          | Reserved      | Reserved      |
| GPIO063 | 00CC        | 00001000    | VCC_PWRGD          | GPIO063       | VCC_PWRGD     | Reserved      | Reserved      |
| GPIO064 | 00D0        | 00000000    | GPIO064            | GPIO064       | SHD MOSI      | Reserved      | Reserved      |
| GPIO065 | 00D4        | 00002100    | PS2_DAT1           | GPIO065       | Reserved      | PS2_DAT1      | Reserved      |
| GPIO066 | 00D8        | 00000000    | GPIO066            | GPIO066       | Reserved      | Reserved      | Reserved      |
| GPIO067 | 00DC        | 000000C     | GPI0067            | GPIO067       | Reserved      | Reserved      | Reserved      |
| GPIO100 | 0100        | 00003000    | KSO01              | GPIO100       | Reserved      | Reserved      | KSO01         |
| GPIO101 | 0104        | 00003000    | KSO02              | GPIO101       | Reserved      | Reserved      | KSO02         |
| GPIO102 | 0108        | 00003000    | KSO03              | GPIO102       | Reserved      | Reserved      | KSO03         |
| GPIO103 | 010C        | 00003000    | KSO04              | GPIO103       | TFDP_DATA     | Reserved      | KSO04         |
| GPIO104 | 0110        | 00003000    | KSO05              | GPIO104       | TFDP_CLK      | Reserved      | KSO05         |
| GPIO105 | 0114        | 00000000    | GPIO105            | GPIO105       | TACH1         | Reserved      | Reserved      |
| GPIO106 | 0118        | 00003000    | KSO09              | GPIO106       | Reserved      | Reserved      | KSO09         |
| GPIO107 | 011C        | 00003000    | KSO11              | GPIO107       | Reserved      | Reserved      | KSO11         |
| GPIO110 | 0120        | 00000000    | GPIO110            | GPIO110       | Reserved      | Reserved      | Reserved      |

| GPIO    | Pin Control | Pin Control |                    |               |               |               |               |
|---------|-------------|-------------|--------------------|---------------|---------------|---------------|---------------|
| Name    | Reg. Offset | Reg. POR    | POR Default Signal | Mux Control = | Mux Control = | Mux Control = | Mux Control = |
| (Octal) | (Hex)       | Value (Hex) | Function           | 00            | 01            | 10            | 11            |
| GPIO111 | 0124        | 00001000    | LAD3               | GPIO111       | LAD3          | Reserved      | Reserved      |
| GPIO112 | 0128        | 00001000    | LAD0               | GPIO112       | LAD0          | Reserved      | Reserved      |
| GPIO113 | 012C        | 00001000    | LAD2               | GPIO113       | LAD2          | Reserved      | Reserved      |
| GPIO114 | 0130        | 00001000    | LAD1               | GPIO114       | LAD1          | Reserved      | Reserved      |
| GPIO115 | 0134        | 00001000    | SER_IRQ            | GPIO115       | SER_IRQ       | Reserved      | Reserved      |
| GPIO116 | 0138        | 00001000    | LRESET#            | GPIO116       | LRESET#       | Reserved      | Reserved      |
| GPIO117 | 013C        | 00001000    | PCI_CLK            | GPIO117       | PCI_CLK       | Reserved      | Reserved      |
| GPIO120 | 0140        | 00001000    | LFRAME#            | GPIO120       | LFRAME#       | Reserved      | Reserved      |
| GPIO121 | 0144        | 00001000    | nRESET_OUT         | GPIO121       | nRESET_OUT    | Reserved      | Reserved      |
| GPIO122 | 0148        | 0000000     | GPIO122            | GPIO122       | SHD_SCLK      | Reserved      | Reserved      |
| GPIO123 | 014C        | 000000C     | GPIO123            | GPIO123       | Reserved      | Reserved      | Reserved      |
| GPIO124 | 0150        | 0000000     | GPIO124            | GPIO124       | SHD_MISO      | Reserved      | Reserved      |
| GPIO125 | 0154        | 00002000    | KSI0               | GPIO125       | Reserved      | KSI0          | Reserved      |
| GPIO126 | 0158        | 00002000    | KSI1               | GPIO126       | Reserved      | KSI1          | Reserved      |
| GPIO127 | 015C        | 0000000     | GPIO127            | GPIO127       | PECI_RDY      | Reserved      | Reserved      |
| GPIO130 | 0160        | 0000000     | GPIO130            | GPIO130       | Reserved      | Reserved      | Reserved      |
| GPIO131 | 0164        | 00001100    | VCC1_RST#          | GPIO131       | VCC1_RST#     | Reserved      | Reserved      |
| GPIO132 | 0168        | 0000000     | GPIO132            | GPIO132       | PECI_DAT      | Reserved      | Reserved      |
| GPIO133 | 016C        | 0000000     | GPIO133            | GPIO133       | PWM0          | Reserved      | Reserved      |
| GPIO134 | 0170        | 00002100    | I2C0_CLK1          | GPIO134       | Reserved      | I2C0_CLK1     | Reserved      |
| GPIO135 | 0174        | 0000000     | GPIO135            | GPIO135       | KBRST         | Reserved      | Reserved      |
| GPIO136 | 0178        | 0000000     | GPIO136            | GPIO136       | PWM1          | Reserved      | Reserved      |
| GPIO140 | 0180        | 0000000     | GPIO140            | GPIO140       | TACH2         | Reserved      | TACH2PWM_IN   |
| GPIO141 | 0184        | 00000000    | GPIO141            | GPIO141       | PWM3          | LED3          | Reserved      |
| GPIO142 | 0188        | 00003000    | KSI4               | GPIO142       | Reserved      | Reserved      | KSI4          |
| GPIO143 | 018C        | 00000200    | GPIO143            | GPIO143       | RSMRST#       | Reserved      | Reserved      |
| GPIO144 | 0190        | 00003000    | KSI2               | GPIO144       | Reserved      | Reserved      | KSI2          |
| GPIO145 | 0194        | 0000001     | GPIO145            | GPIO145       | Reserved      | Reserved      | Reserved      |
| GPIO146 | 0198        | 0000000     | GPIO146            | GPIO146       | PVT_CS0#      | Reserved      | Reserved      |
| GPIO147 | 019C        | 0000001     | GPIO147            | GPIO147       | Reserved      | Reserved      | Reserved      |
| GPIO150 | 01A0        | 0000000     | GPIO150            | GPIO150       | SHD_CS0#      | Reserved      | Reserved      |
| GPIO151 | 01A4        | 0000001     | GPIO151            | GPIO151       | Reserved      | Reserved      | Reserved      |

| GPIO            | Pin Control         | Pin Control |                                |               | New Original -      | Mary Ocartast       |                     |
|-----------------|---------------------|-------------|--------------------------------|---------------|---------------------|---------------------|---------------------|
| Name<br>(Octal) | Reg.Offset<br>(Hex) | -           | POR Default Signal<br>Function | Nux Control = | Mux Control =<br>01 | Mux Control =<br>10 | Mux Control =<br>11 |
| GPIO152         | 01A8                | 00000000    | GPIO152                        | GPIO152       | Reserved            | PS2_DAT3            | Reserved            |
| GPIO153         | 01AC                | 0000000     | GPIO153                        | GPIO153       | PVT_SCLK            | Reserved            | Reserved            |
| GPIO154         | 01B0                | 00002000    | LED0                           | GPIO154       | Reserved            | LED0                | Reserved            |
| GPIO155         | 01B4                | 00002000    | LED1                           | GPIO155       | Reserved            | LED1                | Reserved            |
| GPIO156         | 01B8                | 00002000    | LED2                           | GPIO156       | Reserved            | LED2                | Reserved            |
| GPIO157         | 01BC                | 0000001     | GPIO157                        | GPIO157       | BC_CLK              | Reserved            | Reserved            |
| GPIO160         | 01C0                | 0000001     | GPIO160                        | GPIO160       | BC_DAT              | Reserved            | Reserved            |
| GPIO161         | 01C4                | 0000001     | GPIO161                        | GPIO161       | BC_INT#             | Reserved            | Reserved            |
| GPIO162         | 01C8                | 0000000     | GPIO162                        | GPIO162       | RXD                 | Reserved            | Reserved            |
| GPIO163         | 01CC                | 0000000     | GPIO163                        | GPIO163       | Reserved            | Reserved            | Reserved            |
| GPIO164         | 01D0                | 00000000    | GPIO164                        | GPIO164       | PVT_MISO            | Reserved            | Reserved            |
| GPIO165         | 01D4                | 0000000     | GPIO165                        | GPIO165       | TXD                 | SHD_CS1#            | Reserved            |
| GPIO200         | 0200                | 000000C     | GPIO200                        | GPIO200       | Reserved            | Reserved            | Reserved            |
| GPIO201         | 0204                | 000000C     | GPIO201                        | GPIO201       | Reserved            | Reserved            | Reserved            |
| GPIO202         | 0208                | 000000C     | GPIO202                        | GPIO202       | Reserved            | Reserved            | Reserved            |
| GPIO203         | 020C                | 000000C     | GPIO203                        | GPIO203       | Reserved            | Reserved            | Reserved            |
| GPIO204         | 0210                | 000000C     | GPIO204                        | GPIO204       | Reserved            | Reserved            | Reserved            |
| GPIO206         | 0218                | 00000000    | GPIO206                        | GPIO206       | Reserved            | Reserved            | Reserved            |
| GPIO210         | 0220                | 000000C     | GPIO210                        | GPIO210       | Reserved            | Reserved            | Reserved            |
| GPIO211         | 0224                | 000000C     | GPIO211                        | GPIO211       | Reserved            | Reserved            | Reserved            |

**Note 1:** The value of the Pin Control Register 2 for each pin is not shown in the tables above. The default value can be determined by the current value shown in the "Default Operation" column of the Multiplexing Tables in Section 1.5.2, "Multiplexing Tables," on page 20 as follows:

2mA: 0000000h 4mA: 00000010h 8mA: 00000020h 12mA: 00000030h

- **2:** The default slew rate is slow.
- **3:** The GPIO041 pin defaults to output low. This pin must be reprogrammed to the GPIO function upon powerup.

# 20.7 Pin Multiplexing Control

Pin multiplexing depends upon the Mux Control bits in the Pin Control Register. There is a Pin Control Register for each GPIO signal function. TABLE 20-5: shows default of the register for each GPIO pin.

The registers listed in the Register Summary table are for a single instance of the MEC1322. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the Register Base Address Table.

| Instance Name | Instance<br>Number | Host | Address Space                    | Base Address (Note 20-1) |
|---------------|--------------------|------|----------------------------------|--------------------------|
| GPIO          | 0                  | LPC  | I/O                              | Note 20-2                |
|               | 0                  | EC   | 32-bit internal<br>address space | 4008_1000h               |

## TABLE 20-6: REGISTER BASE ADDRESS TABLE

**Note 20-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

**Note 20-2** The GPIO registers may be accessed by the LPC Host via the EMI block via GPIO commands or by direct access if enabled by firmware. See the firmware documentation for a description of this access method.

| Offset              | Register Name                        |
|---------------------|--------------------------------------|
| 000h - 01Ch         | GPIO000-GPIO007 Pin Control Register |
| 020h - 03Ch         | GPIO010-GPIO017 Pin Control Register |
| 040h - 05Ch         | GPIO020-GPIO027 Pin Control Register |
| 060h - 078h         | GPIO030-GPIO036 Pin Control Register |
| 080h - 09Ch         | GPIO040-GPIO047 Pin Control Register |
| 0A0h - 0BCh         | GPIO050-GPIO057 Pin Control Register |
| 0C0h - 0DCh         | GPIO060-GPIO067 Pin Control Register |
| 100h - 11Ch         | GPIO100-GPIO107 Pin Control Register |
| 120h - 13Ch         | GPIO110-GPIO117 Pin Control Register |
| 140h - 15Ch         | GPIO120-GPIO127 Pin Control Register |
| 160h - 178h         | GPIO130-GPIO136 Pin Control Register |
| 180h - 19Ch         | GPIO140-GPIO147 Pin Control Register |
| 1A0h - 1BCh         | GPIO150-GPIO157 Pin Control Register |
| 1C0h - 1D4h         | GPIO160-GPIO165 Pin Control Register |
| 200h - 210h         | GPIO200-GPIO204 Pin Control Register |
| 218h                | GPIO206 Pin Control Register         |
| 220h - 224h         | GPIO210-GPIO211 Pin Control Register |
| 280h<br>(Note 20-3) | Output GPIO[000:036]                 |

#### TABLE 20-7: REGISTER SUMMARY

| TABLE 20-7:         | REGISTER SUMMARY (CONTINUED)           |
|---------------------|----------------------------------------|
| Offset              | Register Name                          |
| 284h<br>(Note 20-3) | Output GPIO[040:076]                   |
| 288h<br>(Note 20-3) | Output GPIO[100:127]                   |
| 28Ch<br>(Note 20-3) | Output GPIO[140:176]                   |
| 290h<br>(Note 20-3) | Output GPIO[200:236]                   |
| 300h<br>(Note 20-3) | Input GPIO[000:036]                    |
| 304h<br>(Note 20-3) | Input GPIO[040:076]                    |
| 308h<br>(Note 20-3) | Input GPIO[100:127]                    |
| 30Ch<br>(Note 20-3) | Input GPIO[140:176]                    |
| 310h<br>(Note 20-3) | Input GPIO[200:236]                    |
| 500h - 51Ch         | GPIO000-GPIO007 Pin Control Register 2 |
| 520h - 53Ch         | GPIO010-GPIO017 Pin Control Register 2 |
| 540h - 55Ch         | GPIO020-GPIO027 Pin Control Register 2 |
| 560h - 578h         | GPIO030-GPIO036 Pin Control Register 2 |
| 580h - 59Ch         | GPIO040-GPIO047 Pin Control Register 2 |
| 5A0h - 5BCh         | GPIO050-GPIO057 Pin Control Register 2 |
| 5C0h - 5DCh         | GPIO060-GPIO067 Pin Control Register 2 |
| 5E0h - 5FCh         | GPIO100-GPIO107 Pin Control Register 2 |
| 600h                | GPIO110 Pin Control Register 2         |
| 604h - 623h         | MCHP Reserved (Note 20-4)              |
| 624h - 63Ch         | GPIO121-GPIO127 Pin Control Register 2 |
| 640h - 658h         | GPIO130-GPIO136 Pin Control Register 2 |
| 660h - 67Ch         | GPIO140-GPIO147 Pin Control Register 2 |
| 680h - 69Ch         | GPIO150-GPIO157 Pin Control Register 2 |
| 6A0h - 6B4h         | GPIO160-GPIO165 Pin Control Register 2 |
| 720h - 730h         | GPIO200-GPIO204 Pin Control Register 2 |
| 738h                | GPIO206 Pin Control Register 2         |
| 740h - 744h         | GPIO210-GPIO211 Pin Control Register 2 |
|                     |                                        |

TABLE 20-7: REGISTER SUMMARY (CONTINUED)

**Note 20-3** The GPIO input and output registers are LPC I/O accessible via Region 0 of the EMI block. This access is defined in the EMI Protocols chapter of the firmware specification.

**Note 20-4** There is no Pin Control Register 2 for GPIO111-GPIO117 and GPIO120, which are PCI\_PIO buffer type pins. The drive strength and slew rate are not configurable on these pins.

| Note: | The following GPIOs that do not exist in the 128-pin package are configured as inputs and grounded in the package. Firmware should not attempt to turn those GPIOs into outputs and drive them high, or excessive current will be consumed. |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>GPI0067</li> <li>GPI0055</li> <li>GPI0210</li> <li>GPI0200</li> <li>GPI0202</li> <li>GPI0201</li> <li>GPI0203</li> <li>GPI0204</li> </ul>                                                                                          |
|       | following GPIOs that do not exist in the 128-pin package are not connected (NC) in the package. These<br>Ds should be configured as inputs and the internal pull-down should be enabled.                                                    |
|       | • GPI0211<br>• GPI0123                                                                                                                                                                                                                      |

# 20.8 Pin Control Registers

Two Pin Control Registers are implemented for each GPIO. The Pin Control Register format is described in Section 20.8.1, "Pin Control Register," on page 250. The Pin Control Register 2 format is described in Section 20.8.2, "Pin Control Register 2," on page 253. Pin Control Register address offsets and defaults are defined in Table 20-5, "Pin Control Registers," on page 245.

# 20.8.1 PIN CONTROL REGISTER

| Offset | See Note 20-5                                                                                                                                                                                                |     |           |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|----------------|
| Bits   | Description                                                                                                                                                                                                  |     | Default   | Reset<br>Event |
| 31:25  | RESERVED                                                                                                                                                                                                     | RES | -         | -              |
| 24     | GPIO input from pad                                                                                                                                                                                          | R   | Note 20-5 | VCC1_R<br>ESET |
|        | On reads, Bit [24] reflects the state of GPIO input from the pad regardless of setting of Bit [10].                                                                                                          |     |           |                |
|        | <b>Note:</b> This bit is forced high when the selected power well is of as selected by the Power Gating Signal bits. See bits[3:2]                                                                           |     |           |                |
| 23:17  | RESERVED                                                                                                                                                                                                     | RES | -         | -              |
| 16     | Alternative GPIO data<br>If enabled by the Output GPIO Write Enable bit, the Alternative GPIO<br>data bit determines the level on the GPIO pin when the pin is config-<br>ured for the GPIO output function. | R/W | Note 20-5 | VCC1_R<br>ESET |
|        | On writes:<br>If enabled via the Output GPIO Write Enable<br>0: GPIO[x] out = '0'<br>1: GPIO[x] out = '1'                                                                                                    |     |           |                |
|        | <b>Note:</b> If disabled via the Output GPIO Write Enable then the GPIO[x] out pin is unaffected by writing this bit.                                                                                        |     |           |                |
|        | On reads:<br>Bit [16] returns the last programmed value, not the value on the pin.                                                                                                                           |     |           |                |
| 15:14  | RESERVED                                                                                                                                                                                                     | RES | -         | -              |

# MEC1322

| Offset | See Note 20-5                                                                                                                                     |      |           |                |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|----------------|--|--|
| Bits   | Description                                                                                                                                       | Туре | Default   | Reset<br>Event |  |  |
| 13:12  | Mux Control                                                                                                                                       | R/W  | Note 20-5 | VCC1_F         |  |  |
|        | The Mux Control field determines the active signal function for a pin.                                                                            |      |           | ESET           |  |  |
|        | 00 = GPIO Function Selected                                                                                                                       |      |           |                |  |  |
|        | 01 = Signal Function 1 Selected                                                                                                                   |      |           |                |  |  |
|        | 10 = Signal Function 2 Selected                                                                                                                   |      |           |                |  |  |
|        | 11 = Signal Function 3 Selected                                                                                                                   |      |           |                |  |  |
| 11     | Polarity                                                                                                                                          | R/W  | Note 20-5 | VCC1_F         |  |  |
|        | 0 = Non-inverted                                                                                                                                  |      |           | ESET           |  |  |
|        | 1 = Inverted                                                                                                                                      |      |           |                |  |  |
|        | When the Polarity bit is set to '1' and the Mux Control bits are greater                                                                          |      |           |                |  |  |
|        | than '00,' the selected signal function outputs are inverted and Inter-                                                                           |      |           |                |  |  |
|        | rupt Detection (int_det) sense defined in Table 20-8, "Edge Enable                                                                                |      |           |                |  |  |
|        | and Interrupt Detection Bits Definition" is inverted. When the Mux Control field selects the GPIO signal function (Mux = '00'), the Polar-        |      |           |                |  |  |
|        | ity bit does not effect the output. Regardless of the state of the Mux                                                                            |      |           |                |  |  |
|        | Control field and the Polarity bit, the state of the pin is always                                                                                |      |           |                |  |  |
|        | reported without inversion in the GPIO input register.                                                                                            |      |           |                |  |  |
| 10     | Output GPIO Write Enable                                                                                                                          | R/W  | Note 20-5 | VCC1_I         |  |  |
|        | Every GPIO has two mechanisms to set a GPIO data output: Output                                                                                   |      |           | ESET           |  |  |
|        | GPIO Bit located in the GPIO Output Registers and the Alternative GPIO data bit located in bit 16 of this register.                               |      |           |                |  |  |
|        | This control bit determines the source of the GPIO output.                                                                                        |      |           |                |  |  |
|        | 0 = Alternative GPIO data write enabled<br>When this bit is zero the Alternative GPIO data write is enabled and                                   |      |           |                |  |  |
|        | the Output GPIO is disabled.                                                                                                                      |      |           |                |  |  |
|        | 1 = Output GPIO enable                                                                                                                            |      |           |                |  |  |
|        | When this bit is one the Alternative GPIO data write is disabled and                                                                              |      |           |                |  |  |
|        | the Output GPIO is enabled.                                                                                                                       |      |           |                |  |  |
|        | <b>Note:</b> See description in Section 20.4, "Accessing GPIOs".                                                                                  |      |           |                |  |  |
| 9      | GPIO Direction                                                                                                                                    | R/W  | Note 20-5 | VCC1_<br>ESET  |  |  |
|        | 0 = Input<br>1 = Output                                                                                                                           |      |           | ESET           |  |  |
|        |                                                                                                                                                   |      |           |                |  |  |
|        | The GPIO Direction bit controls the buffer direction only when the                                                                                |      |           |                |  |  |
|        | Mux Control field is '00' selecting the pin signal function to be                                                                                 |      |           |                |  |  |
|        | GPIO. When the Mux Control field is greater than '00' (i.e., a non-                                                                               |      |           |                |  |  |
|        | GPIO signal function is selected) the GPIO Direction bit has no affect<br>and the selected signal function logic directly controls the pin direc- |      |           |                |  |  |
|        | tion.                                                                                                                                             |      |           |                |  |  |

| Offset | See Note 20-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |           |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default   | Reset<br>Event |
| 8      | Output Buffer Type<br>0 = Push-Pull<br>1 = Open Drain                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W  | Note 20-5 | VCC1_F<br>ESET |
|        | <b>Note:</b> Unless explicitly stated otherwise, pins with (I/O/OD) or (O/OD) in their buffer type column in the tables in are compliant with the following Programmable OD/PP Multiplexing Design Rule: Each compliant pin has a programmable open drain/push-pull buffer controlled by the Output Buffer Type bit in the associated Pin Control Register. The state of this bit controls the mode of the interface buffer for all selected functions, including the GPIO function. |      |           |                |
| 7      | Edge Enable (edge_en)<br>0 = Edge detection disabled<br>1 = Edge detection enabled                                                                                                                                                                                                                                                                                                                                                                                                   | R/W  | Note 20-5 | VCC1_R<br>ESET |
|        | Note: See Table 20-8, "Edge Enable and Interrupt Detection Bits Definition".                                                                                                                                                                                                                                                                                                                                                                                                         |      |           |                |
| 6:4    | Interrupt Detection (int_det)                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W  | Note 20-5 | VCC1_F<br>ESET |
|        | The interrupt detection bits determine the event that generates a GPIO_Event.                                                                                                                                                                                                                                                                                                                                                                                                        |      |           | LOLI           |
|        | Note: See Table 20-8, "Edge Enable and Interrupt Detection<br>Bits Definition".                                                                                                                                                                                                                                                                                                                                                                                                      |      |           |                |
| 3:2    | Power Gating Signals<br>The Power Gating Signals provide the GPIO pin Power Emulation<br>options. The pin will be tristated when the selected power well is off<br>(i.e., gated) as indicated.                                                                                                                                                                                                                                                                                       | R/W  | Note 20-5 | VCC1_R<br>ESET |
|        | The Emulated Power Well column defined in the Multiplexing Tables<br>in Section 1.5, "Pin Multiplexing," on page 19 indicates the emulation<br>options supported for each signal. The Signal Power Well column<br>defines the actual buffer power supply per function.                                                                                                                                                                                                               |      |           |                |
|        | 00 = VCC1 Power Rail<br>The output buffer is tristated when VCC1GD = 0.<br>01 = VCC2 Power Rail<br>The output buffer is tristated when PWRGD = 0.<br>10 = Reserved<br>11 = Reserved                                                                                                                                                                                                                                                                                                  |      |           |                |
| 1:0    | PU/PD (PU_PD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W  | Note 20-5 | VCC1_F<br>ESET |
|        | These bits are used to enable an internal pull-up.<br>00 = None<br>01 = Pull Up Enabled<br>10 = Pull Down Enabled (Note 20-6)<br>11 = None                                                                                                                                                                                                                                                                                                                                           |      |           | LOEI           |

**Note 20-6** The Pin Control Registers for GPIO111-GPIO117 and GPIO120, which are PCI\_PIO buffer type pins, do not have an internal pull-down. This configuration option has no effect on the pin.

| Edge<br>Enable                                                                                               | Inter | rupt Detectio | n Bits | Selected Function             |
|--------------------------------------------------------------------------------------------------------------|-------|---------------|--------|-------------------------------|
| D7                                                                                                           | D6    | D5            | D4     |                               |
| 0                                                                                                            | 0     | 0             | 0      | Low Level Sensitive           |
| 0                                                                                                            | 0     | 0             | 1      | High Level Sensitive          |
| 0                                                                                                            | 0     | 1             | 0      | Reserved                      |
| 0                                                                                                            | 0     | 1             | 1      | Reserved                      |
| 0                                                                                                            | 1     | 0             | 0      | Interrupt events are disabled |
| 0                                                                                                            | 1     | 0             | 1      | Reserved                      |
| 0                                                                                                            | 1     | 1             | 0      | Reserved                      |
| 0                                                                                                            | 1     | 1             | 1      | Reserved                      |
| 1                                                                                                            | 1     | 0             | 1      | Rising Edge Triggered         |
| 1                                                                                                            | 1     | 1             | 0      | Falling Edge Triggered        |
| 1                                                                                                            | 1     | 1             | 1      | Either edge triggered         |
| Note: Only edge triggered interrupts can wake up the main ring oscillator. The GPIO must be enabled for edge |       |               |        |                               |

#### TABLE 20-8: EDGE ENABLE AND INTERRUPT DETECTION BITS DEFINITION

triggered interrupts and the GPIO interrupt must be enabled in the interrupt aggregator in order to wake up the ring when the ring is shut down.

**APPLICATION NOTE:** All GPIO interrupt detection configurations default to '0000', which is low level interrupt. Having interrupt detection enabled will un-gated the clock to the GPIO module whenever the interrupt is active, which increases power consumption. Interrupt detection should be disabled when not required to save power; this is especially true for pin interfaces (i.e., LPC).

# 20.8.2 PIN CONTROL REGISTER 2

| Offset | See Note 20-5                                                                                                                   |      |                        |                |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------|------|------------------------|----------------|--|
| Bits   | Description                                                                                                                     | Туре | Default                | Reset<br>Event |  |
| 31:6   | RESERVED                                                                                                                        | RES  | -                      | -              |  |
| 5:4    | Drive Strength<br>These bits are used to select the drive strength on the pin.<br>00 = 2mA<br>01 = 4mA<br>10 = 8mA<br>11 = 12mA | R/W  | Note 1: on<br>page 248 | VCC1_R<br>ESET |  |
| 3:1    | RESERVED                                                                                                                        | RES  | -                      | -              |  |
| 0      | Slew Rate<br>This bit is used to select the slew rate on the pin.<br>0 = slow (half frequency)<br>1 = fast                      | R/W  | 0                      | VCC1_R<br>ESET |  |

# 20.8.3 GPIO OUTPUT REGISTERS

If enabled by the Output GPIO Write Enable bit, the GPIO Output bits determine the level on the GPIO pin when the pin is configured for the GPIO output function.

On writes:

If enabled via the Output GPIO Write Enable

0: GPIO[x] out = '0'

1: GPIO[x] out = '1'

If disabled via the Output GPIO Write Enable then the GPIO[x] out pin is unaffected by writing this bit.

# **MEC1322**

On reads:

Bit [16] returns the last programmed value, not the value on the pin.

Note: Bits associated with GPIOs that are not implemented are shown as Reserved.

# 20.8.3.1 Output GPIO[000:036]

| Offset | 280h (Note 20-3)     |      |         |                |
|--------|----------------------|------|---------|----------------|
| Bits   | Description          | Туре | Default | Reset<br>Event |
| 31     | RESERVED             | RES  | -       | -              |
| 30:24  | GPIO[036:030] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 23:16  | GPIO[027:020] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[017:010] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[007:000] Output | R/W  | 00h     | VCC1_R<br>ESET |

# 20.8.3.2 Output GPIO[040:076]

| Offset | 284h (Note 20-3)     |      |         |                |
|--------|----------------------|------|---------|----------------|
| Bits   | Description          | Туре | Default | Reset<br>Event |
| 31:24  | RESERVED             | RES  | -       | -              |
| 23:16  | GPIO[067:060] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[057:050] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[047:040] Output | R/W  | 00h     | VCC1_R<br>ESET |

# 20.8.3.3 Output GPIO[100:127]

| Offset | 288h (Note 20-3)     |      |         |                |
|--------|----------------------|------|---------|----------------|
| Bits   | Description          | Туре | Default | Reset<br>Event |
| 31     | RESERVED             | RES  | -       | -              |
| 30:24  | GPIO[136:130] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 23:16  | GPIO[127:120] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[117:110] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[107:100] Output | R/W  | 00h     | VCC1_R<br>ESET |

# 20.8.3.4 Output GPIO[140:176]

| Offset | 28Ch (Note 20-3)     |      |         |                |
|--------|----------------------|------|---------|----------------|
| Bits   | Description          | Туре | Default | Reset<br>Event |
| 31:22  | RESERVED             | RES  | -       | -              |
| 21:16  | GPIO[165:160] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[157:150] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[147:140] Output | R/W  | 00h     | VCC1_R<br>ESET |

# 20.8.3.5 Output GPIO[200:236]

| Offset | 290h (Note 20-3)     |      |         |                |
|--------|----------------------|------|---------|----------------|
| Bits   | Description          | Туре | Default | Reset<br>Event |
| 31     | RESERVED             | RES  | -       | -              |
| 30:24  | RESERVED             | RES  | -       | -              |
| 23:12  | RESERVED             | RES  | -       | -              |
| 11:10  | MCHP Reserved        | R/W  | 00h     | VCC1_R<br>ESET |
| 9:8    | GPIO[211:210] Output | R/W  | 00h     | VCC1_R<br>ESET |
| 7      | RESERVED             | RES  | -       | -              |
| 6      | GPIO206 Output       | R/W  | 00h     | VCC1_R<br>ESET |
| 5      | RESERVED             | RES  | -       | -              |
| 4:0    | GPIO[204:200] Output | R/W  | 00h     | VCC1_R<br>ESET |

# 20.8.4 GPIO INPUT REGISTERS

The GPIO Input Registers can always be used to read the state of a pin, even when the pin is in an output mode and/or when a signal function other than the GPIO signal function is selected; i.e., the Pin Control Register Mux Control bits are not equal to '00.'

The MSbit of the Input GPIO registers have been implemented as a read/write scratch pad bit to support processor specific instructions.

Note: Bits associated with GPIOs that are not implemented are shown as Reserved.

# 20.8.4.1 Input GPIO[000:036]

| Offset | 300h (Note 20-3)    |      |         |                |
|--------|---------------------|------|---------|----------------|
| Bits   | Description         | Туре | Default | Reset<br>Event |
| 31     | Scratchpad Bit      | R/W  | 0b      | VCC1_R<br>ESET |
| 30:24  | GPIO[036:030] Input | R    | 00h     | VCC1_R<br>ESET |
| 23:16  | GPIO[027:020] Input | R    | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[017:010] Input | R    | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[007:000] Input | R    | 00h     | VCC1_R<br>ESET |

# 20.8.4.2 Input GPIO[040:076]

| Offset | 304h (Note 20-3)    |      |         |                |
|--------|---------------------|------|---------|----------------|
| Bits   | Description         | Туре | Default | Reset<br>Event |
| 31     | Scratchpad Bit      | R/W  | Ob      | VCC1_R<br>ESET |
| 30:24  | RESERVED            | R    | -       | -              |
| 23:16  | GPIO[067:060] Input | R    | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[057:050] Input | R    | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[047:040] Input | R    | 00h     | VCC1_R<br>ESET |

# 20.8.4.3 Input GPIO[100:127]

| Offset | 308h (Note 20-3)    |      |         |                |
|--------|---------------------|------|---------|----------------|
| Bits   | Description         | Туре | Default | Reset<br>Event |
| 31     | Scratchpad Bit      | R/W  | Ob      | VCC1_R<br>ESET |
| 30:24  | GPIO[136:130] Input | R    | 00h     | VCC1_R<br>ESET |
| 23:16  | GPIO[127:120] Input | R    | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[117:110] Input | R    | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[107:100] Input | R    | 00h     | VCC1_R<br>ESET |

# 20.8.4.4 Input GPIO[140:176]

| Offset | 30Ch(Note 20-3)     |      |         |                |
|--------|---------------------|------|---------|----------------|
| Bits   | Description         | Туре | Default | Reset<br>Event |
| 31     | Scratchpad Bit      | R/W  | 0b      | VCC1_R<br>ESET |
| 30:22  | Reserved            | R    | 00h     | VCC1_R<br>ESET |
| 21:16  | GPIO[165:160] Input | R    | 00h     | VCC1_R<br>ESET |
| 15:8   | GPIO[157:150] Input | R    | 00h     | VCC1_R<br>ESET |
| 7:0    | GPIO[147:140] Input | R    | 00h     | VCC1_R<br>ESET |

# 20.8.4.5 Input GPIO[200:236]

| Offset | 310h(Note 20-3)     |      |         |                |
|--------|---------------------|------|---------|----------------|
| Bits   | Description         | Туре | Default | Reset<br>Event |
| 31     | Scratchpad Bit      | R/W  | 0b      | VCC1_R<br>ESET |
| 30:24  | Scratchpad Bits     | R/W  | 00h     | VCC1_R<br>ESET |
| 23:16  | Scratchpad Bits     | R/W  | 00h     | VCC1_R<br>ESET |
| 15:12  | RESERVED            | RES  | -       | -              |
| 11:10  | MCHP Reserved       | R/W  | 00h     | VCC1_R<br>ESET |
| 9:8    | GPIO[211:210] Input | R/W  | 00h     | VCC1_R<br>ESET |
| 7      | RESERVED            | RES  | -       | -              |
| 6      | GPIO206 Input       | R/W  | 00h     | VCC1_R<br>ESET |
| 5      | RESERVED            | RES  | -       | -              |
| 4:0    | GPIO[204:200] Input | R/W  | 00h     | VCC1_R<br>ESET |

# 21.0 INTERNAL DMA CONTROLLER

# 21.1 Introduction

The Internal DMA Controller transfers data to/from the source from/to the destination. The firmware is responsible for setting up each channel. Afterwards either the firmware or the hardware may perform the flow control. The hardware flow control exists entirely inside the source device. Each transfer may be 1, 2, or 4 bytes in size, so long as the device supports a transfer of that size. Every device must be on the internal 32-bit address space.

# 21.2 References

No references have been cited for this chapter

# 21.3 Terminology

| Term          | Definition                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMA Transfer  | This is a complete <b>DMA Transfer</b> which is done after the <b>Master Device</b> terminates the transfer, the Firmware Aborts the transfer or the DMA reaches its transfer limit.<br>A DMA Transfer may consist of one or more data packets.                                                                                                                                             |
| Data Packet   | Each data packet may be composed of 1, 2, or 4 bytes. The size of the data packet is limited by the max size supported by both the source and the destination. Both source and destination will transfer the same number of bytes per packet.                                                                                                                                               |
| Channel       | The Channel is responsible for end-to-end (source-to-destination) Data Packet delivery.                                                                                                                                                                                                                                                                                                     |
| Device        | A Device may refer to a Master or Slave connected to the DMA Channel.<br>Each DMA Channel may be assigned one or more devices.                                                                                                                                                                                                                                                              |
| Master Device | This is the master of the DMA, which determines when it is active.<br>The Firmware is the master while operating in Firmware Flow Control.<br>The Hardware is the master while operating in Hardware Flow Control.<br>The Master Device in Hardware Mode is selected by <b>DMA Channel Con-<br/>trol:Hardware Flow Control Device</b> . It is the index of the <b>Flow Control</b><br>Port. |
| Slave Device  | The Slave Device is defined as the device associated with the targeted Memory Address.                                                                                                                                                                                                                                                                                                      |
| Source        | The DMA Controller moves data from the Source to the Destination. The Source provides the data. The Source may be either the Master or Slave Controller.                                                                                                                                                                                                                                    |
| Destination   | The DMA Controller moves data from the Source to the Destination. The Destination receives the data. The Destination may be either the Master or Slave Controller.                                                                                                                                                                                                                          |

# 21.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

# FIGURE 21-1: INTERNAL DMA CONTROLLER I/O DIAGRAM



# 21.4.1 SIGNAL DESCRIPTION

This block doesn't have any external signals that may be routed to the pin interface. This DMA Controller is intended to be used internally to transfer large amounts of data without the embedded controller being actively involved in the transfer.

# 21.4.2 HOST INTERFACE

The registers defined for the Internal DMA Controller are accessible by the various hosts as indicated in Section 21.9, "EC-Only Registers".

## 21.4.3 DMA INTERFACE

Each DMA Master Device that may engage in a DMA transfer must have a compliant DMA interface. The following table lists the DMA Devices in the MEC1322.

| Device Name        | Device Number<br>(Note 21-1) | Controller Source |
|--------------------|------------------------------|-------------------|
| SMBus 0 Controller | 0                            | Slave             |
|                    | 1                            | Master            |
| SMBus 1 Controller | 2                            | Slave             |
|                    | 3                            | Master            |
| SMBus 2 Controller | 4                            | Slave             |
|                    | 5                            | Master            |
| SMBus 3 Controller | 6                            | Slave             |
|                    | 7                            | Master            |
| SPI 0 Controller   | 8                            | Transmit          |
|                    | 9                            | Receive           |
| SPI 1 Controller   | 10                           | Transmit          |
|                    | 11                           | Receive           |

## TABLE 21-2: DMA CONTROLLER DEVICE SELECTION

Note 21-1 The Device Number is programmed into field HARDWARE\_FLOW\_CONTROL\_DEVICE of the DMA Channel N Control register.

# TABLE 21-3: DMA CONTROLLER MASTER DEVICES SIGNAL LIST

| Device Name        | Dev<br>Num<br>(21.5) | Device Signal Name | Direction | Description                                                         |
|--------------------|----------------------|--------------------|-----------|---------------------------------------------------------------------|
| SMBus 0 Controller |                      | SMB_SDMA_Req       | INPUT     | DMA request control from SMBus Slave channel.                       |
|                    |                      | SMB_SDMA_Term      | INPUT     | DMA termination control from SMBus Slave channel.                   |
|                    |                      | SMB_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Slave channel.  |
|                    | 1                    | SMB_MDMA_Req       | INPUT     | DMA request control from SMBus Master channel.                      |
|                    |                      | SMB_MDMA_Term      | INPUT     | DMA termination control from SMBus Mas-<br>ter channel.             |
|                    |                      | SMB_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Master channel. |
| SMBus 1 Controller | 2                    | SMB_SDMA_Req       | INPUT     | DMA request control from SMBus Slave channel.                       |
|                    |                      | SMB_SDMA_Term      | INPUT     | DMA termination control from SMBus Slave channel.                   |
|                    |                      | SMB_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Slave channel.  |
|                    | 3                    | SMB_MDMA_Req       | INPUT     | DMA request control from SMBus Master channel.                      |
|                    |                      | SMB_MDMA_Term      | INPUT     | DMA termination control from SMBus Mas-<br>ter channel.             |
|                    |                      | SMB_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Master channel. |
| SMBus 2 Controller | 4                    | SMB_SDMA_Req       | INPUT     | DMA request control from SMBus Slave channel.                       |
|                    |                      | SMB_SDMA_Term      | INPUT     | DMA termination control from SMBus Slave channel.                   |
|                    |                      | SMB_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Slave channel.  |
|                    | 5                    | SMB_MDMA_Req       | INPUT     | DMA request control from SMBus Master channel.                      |
|                    |                      | SMB_MDMA_Term      | INPUT     | DMA termination control from SMBus Mas-<br>ter channel.             |
|                    |                      | SMB_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Master channel. |

| Device Name        | Dev<br>Num<br>(21.5) | Device Signal Name | Direction | Description                                                                    |
|--------------------|----------------------|--------------------|-----------|--------------------------------------------------------------------------------|
| SMBus 3 Controller | 6                    | SMB_SDMA_Req       | INPUT     | DMA request control from SMBus Slave channel.                                  |
|                    |                      | SMB_SDMA_Term      | INPUT     | DMA termination control from SMBus Slave channel.                              |
|                    |                      | SMB_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Slave channel.             |
|                    | 7                    | SMB_MDMA_Req       | INPUT     | DMA request control from SMBus Master channel.                                 |
|                    |                      | SMB_MDMA_Term      | INPUT     | DMA termination control from SMBus Mas-<br>ter channel.                        |
|                    |                      | SMB_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to Master channel.            |
| SPI 0 Controller   | 8                    | SPI_SDMA_Req       | INPUT     | DMA request control from SPI TX channel.                                       |
|                    |                      | SPI_SDMA_Term      | INPUT     | DMA termination control from SPI TX channel. Not supported.                    |
|                    |                      | SPI_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to TX Channel. Not supported. |
|                    | 9                    | SPI_MDMA_Req       | INPUT     | DMA request control from SPI RX channel.                                       |
|                    |                      | SPI_MDMA_Term      | INPUT     | DMA termination control from SPI RX channel. Not supported.                    |
|                    |                      | SPI_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to RX channel. Not supported. |
| SPI 1 Controller   | 10                   | SPI_SDMA_Req       | INPUT     | DMA request control from SPI TX channel.                                       |
|                    |                      | SPI_SDMA_Term      | INPUT     | DMA termination control from SPI TX channel. Not supported.                    |
|                    |                      | SPI_SDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to TX Channel. Not supported. |
|                    | 11                   | SPI_MDMA_Req       | INPUT     | DMA request control from SPI RX channel.                                       |
|                    |                      | SPI_MDMA_Term      | INPUT     | DMA termination control from SPI RX channel. Not supported.                    |
|                    |                      | SPI_MDMA_Done      | OUTPUT    | DMA termination control from DMA Con-<br>troller to RX channel. Not supported. |

# TABLE 21-3: DMA CONTROLLER MASTER DEVICES SIGNAL LIST (CONTINUED)

# 21.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

# 21.5.1 POWER DOMAINS

## TABLE 21-4: POWER SOURCES

| Name | Description                                                    |
|------|----------------------------------------------------------------|
| VCC1 | This power well sources the registers and logic in this block. |
|      |                                                                |

# 21.5.2 CLOCK INPUTS

# TABLE 21-5: CLOCK INPUTS

| Name                   | Description                                               |
|------------------------|-----------------------------------------------------------|
| 48 MHz Ring Oscillator | This clock signal drives selected logic (e.g., counters). |

# 21.5.3 RESETS

#### TABLE 21-6: RESET SIGNALS

| Name       | Description                                                                                 |
|------------|---------------------------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all of the registers and logic in this block.                      |
| RESET      | This reset is generated if either the VCC1_RESET is asserted or the SOFT_RESET is asserted. |

# 21.6 Interrupts

This section defines the Interrupt Sources generated from this block.

| TABLE 21-7: | INTERRUPTS |                                                                                     |  |  |
|-------------|------------|-------------------------------------------------------------------------------------|--|--|
|             | Source     | Description                                                                         |  |  |
|             | DMA0       | Direct Memory Access Channel 0<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA1       | Direct Memory Access Channel 1<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA2       | Direct Memory Access Channel 2<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA3       | Direct Memory Access Channel 3<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA4       | Direct Memory Access Channel 4<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA5       | Direct Memory Access Channel 5<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA6       | Direct Memory Access Channel 6<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA7       | Direct Memory Access Channel 7<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA8       | Direct Memory Access Channel 8<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA9       | Direct Memory Access Channel 9<br>This signal is generated by the STATUS_DONE bit.  |  |  |
|             | DMA10      | Direct Memory Access Channel 10<br>This signal is generated by the STATUS_DONE bit. |  |  |
|             | DMA11      | Direct Memory Access Channel 11<br>This signal is generated by the STATUS_DONE bit. |  |  |

## 21.7 Low Power Modes

The Internal DMA Controller may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

When the block is commanded to go to sleep it will place the DMA block into sleep mode only after all transactions on the DMA have been completed. For Firmware Flow Controlled transactions, the DMA will wait until it hits its terminal count and clears the Go control bit. For Hardware Flow Control, the DMA will go to sleep after either the terminal count is hit, or the Master device flags the terminate signal.

# 21.8 Description

The MEC1322 features a 12 channel DMA controller. The DMA controller can autonomously move data from/to any DMA capable master device to/from any populated memory location. This mechanism allows hardware IP blocks to transfer large amounts of data into or out of memory without EC intervention.

The DMA has the following characteristics:

- Data is only moved 1 Data Packet at a time
- · Data only moves between devices on the accessible via the internal 32-bit address space

- The DMA Controller has 12 DMA Channels
- Each DMA Channel may be configured to communicate with any DMA capable device on the 32-bit internal address space. Each device has been assigned a device number. See Section 21.4.3, "DMA Interface," on page 259.

The controller will accesses SRAM buffers only with incrementing addresses (that is, it cannot start at the top of a buffer, nor does it handle circular buffers automatically). The controller does not handle chaining (that is, automatically starting a new DMA transfer when one finishes).

# 21.8.1 CONFIGURATION

The DMA Controller is enabled via the ACTIVATE bit in DMA Main Control register.

Each DMA Channel must also be individually enabled via the CHANNEL\_ACTIVATE bit in the DMA Channel N Activate to be operational.

Before starting a DMA transaction on a DMA Channel the host must assign a DMA Master to the channel via HARD-WARE\_FLOW\_CONTROL\_DEVICE. The host must not configure two different channels to the same DMA Master at the same time.

Data will be transfered between the DMA Master, starting at the programmed DEVICE\_ADDRESS, and the targeted memory location, starting at the MEMORY\_START\_ADDRESS. The address for either the DMA Master or the targeted memory location may remain static or it may increment. To enable the DMA Master to increment its address set the INCREMENT\_DEVICE\_ADDRESS bit. To enable the targeted memory location to increment its addresses set the INCREMENT\_MEMORY\_ADDRESS. The DMA transfer will continue as long as the target memory address being accessed is less than the MEMORY\_END\_ADDRESS. If the DMA Controller detects that the memory location it is attempting to access on the Target is equal to the MEMORY\_END\_ADDRESS it will notify the DMA Master that the transaction is done. Otherwise the Data will be transferred in packets. The size of the packet is determined by the TRANSFER\_SIZE.

# 21.8.2 OPERATION

The DMA Controller is designed to move data from one memory location to another.

## 21.8.2.1 Establishing a Connection

A DMA Master will initiate a DMA Transaction by requesting access to a channel. The DMA arbiter, which evaluates each channel request using a basic round robin algorithm, will grant access to the DMA master. Once granted, the channel will hold the grant until it decides to release it, by notifying the DMA Controller that it is done.

Note: If Firmware wants to prevent any other channels from being granted while it is active it can set the LOCK\_CHANNEL bit.

# 21.8.2.2 Initiating a Transfer

Once a connection is established the DMA Master will issue a DMA request to start a DMA transfer. If Firmware wants to have a transfer request serviced it must set the RUN bit to have its transfer requests serviced.

Firmware can initiate a transaction by setting the TRANSFER\_GO bit. The DMA transfer will remain active until either the Master issues a Terminate or the DMA Controller signals that the transfer is DONE. Firmware may terminate a transaction by setting the TRANSFER\_ABORT bit.

**Note:** Before initiating a DMA transaction via firmware the hardware flow control mus be disabled via the DIS-ABLE\_HARDWARE\_FLOW\_CONTROL bit.

Data may be moved from the DMA Master to the targeted Memory address or from the targeted Memory Address to the DMA Master. The direction of the transfer is determined by the TRANSFER\_DIRECTION bit.

Once a transaction has been initiated firmware can use the STATUS\_DONE bit to determine when the transaction is completed. This status bit is routed to the interrupt interface. In the same register there are additional status bits that indicate if the transaction completed successfully or with errors. This bits are OR'd together with the STATUS\_DONE bit to generate the interrupt event. Each status be may be individually enabled/disabled from generating this event.

# 21.9 EC-Only Registers

The DMA Controller consists of a Main Block and a number of Channels. Table 21-9, "Main EC-Only Register Summary" lists the registers in the Main Block and Table 21-10, "Channel EC-Only Register Summary" lists the registers in each channel. The addresses of each register listed in these tables are defined as a relative offset to the "Base Address" defined in the EC-Only Register Base Address Table. The Base Address for the Main Block and each Channel is defined in the table:

| Instance Name  | Channel<br>Number | Host | Address Space                    | Base Address |
|----------------|-------------------|------|----------------------------------|--------------|
| DMA Controller | Main Block        | EC   | 32-bit internal address space    | 4000_2400h   |
| DMA Controller | 0                 | EC   | 32-bit internal address space    | 4000_2410h   |
| DMA Controller | 1                 | EC   | 32-bit internal address space    | 4000_2430h   |
| DMA Controller | 2                 | EC   | 32-bit internal address space    | 4000_2450h   |
| DMA Controller | 3                 | EC   | 32-bit internal address space    | 4000_2470h   |
| DMA Controller | 4                 | EC   | 32-bit internal address space    | 4000_2490h   |
| DMA Controller | 5                 | EC   | 32-bit internal address space    | 4000_24B0h   |
| DMA Controller | 6                 | EC   | 32-bit internal address space    | 4000_24D0h   |
| DMA Controller | 7                 | EC   | 32-bit internal address space    | 4000_24F0h   |
| DMA Controller | 8                 | EC   | 32-bit internal address space    | 4000_2510h   |
| DMA Controller | 9                 | EC   | 32-bit internal address space    | 4000_2530h   |
| DMA Controller | 10                | EC   | 32-bit internal address space    | 4000_2550h   |
| DMA Controller | 11                | EC   | 32-bit internal<br>address space | 4000_2570h   |

 TABLE 21-8:
 EC-ONLY REGISTER BASE ADDRESS TABLE

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | REGISTER NAME (Mnemonic) |  |
|--------|--------------------------|--|
| 00h    | DMA Main Control         |  |
| 04h    | DMA Data Packet          |  |

## 21.9.1 DMA MAIN CONTROL

| Offset | 00h                                                                                            |      |         |                |
|--------|------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                    | Туре | Default | Reset<br>Event |
| 7:2    | Reserved                                                                                       | R    | -       | -              |
| 1      | SOFT_RESET<br>Soft reset the entire module.                                                    | W    | 0b      | -              |
|        | This bit is self-clearing.                                                                     |      |         |                |
| 0      | ACTIVATE<br>Enable the blocks operation.                                                       | R/WS | 0b      | RESET          |
|        | 1=Enable block. Each individual channel must be enabled separately.<br>0=Disable all channels. |      |         |                |

# 21.9.2 DMA DATA PACKET

| Offset | 04h                                                                                                                                                     |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                             | Туре | Default | Reset<br>Event |
| 31:0   | DATA_PACKET<br>Debug register that has the data that is stored in the Data Packet.<br>This data is read data from the currently active transfer source. | R    | 0000h   | -              |

# TABLE 21-10: CHANNEL EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic)<br>(Note 21-2) |
|--------|-----------------------------------------|
| 00h    | DMA Channel N Activate                  |
| 04h    | DMA Channel N Memory Start Address      |
| 08h    | DMA Channel N Memory End Address        |
| 0Ch    | DMA Channel N Device Address            |
| 10h    | DMA Channel N Control                   |
| 14h    | DMA Channel N Interrupt Status          |
| 18h    | DMA Channel N Interrupt Enable          |

**Note 21-2** The letter 'N' following DMA Channel indicates the Channel Number. Each Channel implemented will have these registers to determine that channel's operation.

# 21.9.3 DMA CHANNEL N ACTIVATE

| Offset | 00h                                                                                                                               |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                       | Туре | Default | Reset<br>Event |
| 7:1    | Reserved                                                                                                                          | R    | -       | -              |
| 0      | CHANNEL_ACTIVATE                                                                                                                  | R/W  | 0h      | RESET          |
|        | Enable this channel for operation.<br>The DMA Main Control:Activate must also be enabled for this chan-<br>nel to be operational. |      |         |                |

# 21.9.4 DMA CHANNEL N MEMORY START ADDRESS

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 31:0   | MEMORY_START_ADDRESS<br>This is the starting address for the Memory device.<br>This field is updated by Hardware after every packet transfer by the<br>size of the transfer, as defined by DMA Channel Control:Channel<br>Transfer Size while the DMA Channel Control:Increment Memory<br>Address is Enabled.<br>The Memory device is defined as the device that is the slave device<br>in the transfer.<br>ex. With Hardware Flow Control, the Memory device is the device<br>that is not connected to the Hardware Flow Controlling device. | R/W  | 0000h   | RESET          |
|        | <b>Note:</b> This field is only as large as the maximum allowed AHB Address Size in the system. If the HADDR size is 24 Bits, then Bits [31:24] will be RESERVED.                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |

# 21.9.5 DMA CHANNEL N MEMORY END ADDRESS

| Offset | 08h                                                                                                                                                                                                                                                                         |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 31:0   | MEMORY_END_ADDRESS                                                                                                                                                                                                                                                          | R/W  | 0000h   | RESET          |
|        | This is the ending address for the Memory device.                                                                                                                                                                                                                           |      |         |                |
|        | This will define the limit of the transfer, so long as DMA Channel<br>Control:Increment Memory Address is Enabled. When the Memory<br>Start Address is equal to this value, the DMA will terminate the trans-<br>fer and flag the status DMA Channel Interrupt:Status Done. |      |         |                |
|        | <b>Note:</b> This field is only as large as the maximum allowed AHB Address Size in the system. If the HADDR size is 24 Bits, then Bits [31:24] will be RESERVED.                                                                                                           |      |         |                |

# 21.9.6 DMA CHANNEL N DEVICE ADDRESS

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 31:0   | DEVICE_ADDRESS                                                                                                                                                                                                                                                                                                                                                                                                                      | R/W  | 0000h   | RESET          |
|        | This is the Master Device address.                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|        | This is used as the address that will access the Device on the DMA.<br>The Device is defined as the Master of the DMA transfer; as in the<br>device that is controlling the Hardware Flow Control.<br>This field is updated by Hardware after every Data Packet transfer<br>by the size of the transfer, as defined by DMA Channel Con-<br>trol:Transfer Size while the DMA Channel Control:Increment Device<br>Address is Enabled. |      |         |                |
|        | <b>Note:</b> This field is only as large as the maximum allowed AHB Address Size in the system. If the HADDR size is 24 Bits, then Bits [31:24] will be RESERVED.                                                                                                                                                                                                                                                                   |      |         |                |

# 21.9.7 DMA CHANNEL N CONTROL

| Offset | 10h                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:26  | Reserved                                                                                                                                                                                                                                                                                               | R    | -       | -              |
| 25     | TRANSFER_ABORT                                                                                                                                                                                                                                                                                         | R/W  | 0h      | RESET          |
|        | This is used to abort the current transfer on this DMA Channel. The aborted transfer will be forced to terminate immediately.                                                                                                                                                                          |      |         |                |
| 24     | TRANSFER_GO                                                                                                                                                                                                                                                                                            | R/W  | 0h      | RESET          |
|        | This is used for the Firmware Flow Control DMA transfer.                                                                                                                                                                                                                                               |      |         |                |
|        | This is used to start a transfer under the <b>Firmware Flow Control</b> .<br>Do not use this in conjunction with the <b>Hardware Flow Control</b> ;<br><b>DMA Channel Control:Disable Hardware Flow Control</b> must be<br>set in order for this field to function correctly.                          |      |         |                |
| 23     | Reserved                                                                                                                                                                                                                                                                                               | R    | -       | -              |
| 22:20  | TRANSFER_SIZE                                                                                                                                                                                                                                                                                          | R/W  | 0h      | RESET          |
|        | This is the transfer size in Bytes of each Data Packet transfer.                                                                                                                                                                                                                                       |      |         |                |
|        | <b>Note:</b> The transfer size must be a legal transfer size. Valid sizes are 1, 2 and 4 Bytes.                                                                                                                                                                                                        |      |         |                |
| 19     | DISABLE_HARDWARE_FLOW_CONTROL                                                                                                                                                                                                                                                                          | RW   | 0h      | RESET          |
|        | This will Disable the Hardware Flow Control. When disabled, any DMA Master device attempting to communicate to the DMA over the DMA Flow Control Interface (Ports: dma_req, dma_term, and dma_done) will be ignored.<br>This should be set before using the DMA channel in Firmware Flow Control mode. |      |         |                |

| Offset | 10h                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 18     | LOCK_CHANNEL                                                                                                                                                                                                                                                                                                                                                                                                                                | RW   | 0h      | RESET          |
|        | This is used to lock the arbitration of the Channel Arbiter on this<br>channel once this channel is granted.<br>Once this is locked, it will remain on the arbiter until it has completed<br>it transfer (either the Transfer Aborted, Transfer Done or Transfer<br>Terminated conditions).                                                                                                                                                 |      |         |                |
|        | <b>Note:</b> This setting may starve other channels if the locked channel takes an excessive period of time to complete.                                                                                                                                                                                                                                                                                                                    |      |         |                |
| 17     | INCREMENT_DEVICE_ADDRESS<br>This will enable an auto-increment to the <b>DMA Channel Device</b><br>Address.                                                                                                                                                                                                                                                                                                                                 | RW   | Oh      | RESET          |
|        | <ol> <li>Increment the DMA Channel Device Address by DMA Channel<br/>Control:Transfer Size after every Data Packet transfer</li> <li>Do nothing</li> </ol>                                                                                                                                                                                                                                                                                  |      |         |                |
| 16     | INCREMENT_MEMORY_ADDRESS<br>This will enable an auto-increment to the <b>DMA Channel Memory</b><br><b>Address</b> .                                                                                                                                                                                                                                                                                                                         | RW   | RW 0h   | RESET          |
|        | 1=Increment the DMA Channel Memory Address by DMA Channel<br>Control:Transfer Size after every Data Packet transfer<br>0=Do nothing                                                                                                                                                                                                                                                                                                         |      |         |                |
|        | <b>Note:</b> If this is not set, the DMA will never terminate the transfer<br>on its own. It will have to be terminated through the Hard-<br>ware Flow Control or through a DMA Channel Con-<br>trol:Transfer Abort.                                                                                                                                                                                                                        |      |         |                |
| 15:9   | HARDWARE_FLOW_CONTROL_DEVICE                                                                                                                                                                                                                                                                                                                                                                                                                | RW   | 0h      | RESET          |
|        | This is the device that is connected to this channel as its <b>Hardware</b><br><b>Flow Control</b> master.<br>The <b>Flow Control Interface</b> is a bus with each master concatenated<br>onto it. This selects which bus index of the concatenated <b>Flow Con-<br/>trol Interface</b> bus is targeted towards this channel.<br>The <b>Flow Control Interface</b> Port list is <b>dma_req</b> , <b>dma_term</b> , and<br><b>dma_done</b> . |      |         |                |
| 8      | TRANSFER_DIRECTION                                                                                                                                                                                                                                                                                                                                                                                                                          | RW   | 0h      | RESET          |
|        | <ul> <li>This determines the direction of the DMA Transfer.</li> <li>1=Data Packet Read from Memory Start Address followed by Data Packet Write to Device Address</li> <li>0=Data Packet Read from Device Address followed by Data Packet Write to Memory Start Address</li> </ul>                                                                                                                                                          |      |         |                |
|        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                    | R    | -       | -              |
| 5      | BUSY<br>This is a status signal.                                                                                                                                                                                                                                                                                                                                                                                                            | RO   | Oh      | RESET          |
|        | 1=The DMA Channel is busy (FSM is not IDLE)<br>0=The DMA Channel is not busy (FSM is IDLE)                                                                                                                                                                                                                                                                                                                                                  |      |         |                |

# **MEC1322**

| Offset | 10h                                                                                                                                                                                                                                                                                                                                                                |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event |
| 4:3    | STATUS<br>This is a status signal. The status decode is listed in priority order<br>with the highest priority first.                                                                                                                                                                                                                                               | R    | Oh      | RESET          |
|        | <ol> <li>3: Error detected by the DMA</li> <li>2: The DMA Channel is externally done, in that the Device has terminated the transfer over the Hardware Flow Control through the Port dma_term</li> <li>1: The DMA Channel is locally done, in that Memory Start Address equals Memory End Address</li> <li>0: DMA Channel Control:Run is Disabled (0x0)</li> </ol> |      |         |                |
|        | <ul> <li>Note: This functionality has been replaced by the Interrupt field, and as such should never be used.</li> <li>The field will not flag back appropriately timed status, and if used may cause the firmware to become out-of-sync with the hardware.</li> </ul>                                                                                             |      |         |                |
|        | This field has multiple non-exclusive statuses, but may<br>only display a single status. As such, multiple statuses<br>may be TRUE, but this will appear as though only a single<br>status has been triggered.                                                                                                                                                     |      |         |                |
| 2      | DONE<br>This is a status signal. It is only valid while DMA Channel Con-<br>trol:Run is Enabled. This is the inverse of the DMA Channel Con-<br>trol:Busy field, except this is qualified with the DMA Channel<br>Control:Run field.                                                                                                                               | RO   | Oh      | RESEI          |
|        | 1=Channel is done<br>0=Channel is not done or it is OFF                                                                                                                                                                                                                                                                                                            |      |         |                |
| 1      | REQUEST<br>This is a status field.                                                                                                                                                                                                                                                                                                                                 | RO   | Oh      | RESET          |
|        | <ul><li>1= There is a transfer request from the Master Device</li><li>0= There is no transfer request from the Master Device</li></ul>                                                                                                                                                                                                                             |      |         |                |
| 0      | RUN<br>This is a control field.<br><b>Note:</b> This bit only applies to <b>Hardware Flow Control</b> mode.                                                                                                                                                                                                                                                        | RW   | Oh      | RESE           |
|        | 1= This channel is enabled and will service transfer requests<br>0=This channel is disabled. All transfer requests are ignored                                                                                                                                                                                                                                     |      |         |                |

# 21.9.8 DMA CHANNEL N INTERRUPT STATUS

| Offset | 14h                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 7:3    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    | R    | I       | -              |
| 2      | STATUS_DONE<br>This is an interrupt source register.<br>This flags when the DMA Channel has completed a transfer suc-<br>cessfully on its side.<br>A completed transfer is defined as when the DMA Channel reaches<br>its limit; <b>Memory Start Address</b> equals <b>Memory End Address</b> .<br>A completion due to a <b>Hardware Flow Control Terminate</b> will not<br>flag this interrupt.            | R/WC | Oh      | RESET          |
|        | 1=Memory Start Address equals Memory End Address<br>0=Memory Start Address does not equal Memory End Address                                                                                                                                                                                                                                                                                                |      |         |                |
| 1      | STATUS_FLOW_CONTROL<br>This is an interrupt source register.<br>This flags when the DMA Channel has encountered a <b>Hardware</b><br><b>Flow Control Request</b> after the DMA Channel has completed the<br>transfer. This means the Master Device is attempting to overflow the<br>DMA.<br>1=Hardware Flow Control is requesting after the transfer has com-<br>pleted<br>0=No Hardware Flow Control event |      | 0h      | RESET          |
| 0      | STATUS_BUS_ERROR<br>This is an interrupt source register.<br>This flags when there is an Error detected over the internal 32-bit<br>Bus.<br><b>1:</b> Error detected.                                                                                                                                                                                                                                       | R/WC | Oh      | RESET          |

# 21.9.9 DMA CHANNEL N INTERRUPT ENABLE

| Offset | 18h                                                                                                                                                                                |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                        | Туре | Default | Reset<br>Event |
| 7:3    | Reserved                                                                                                                                                                           | R    | -       | -              |
| 2      | STATUS_ENABLE_DONE                                                                                                                                                                 | R/W  | 0h      | RESET          |
|        | This is an interrupt enable for <b>DMA Channel Interrupt:Status</b><br><b>Done.</b><br>1=Enable Interrupt<br>0=Disable Interrupt                                                   |      |         |                |
| 1      | STATUS_ENABLE_FLOW_CONTROL_ERROR<br>This is an interrupt enable for <b>DMA Channel Interrupt:Status Flow</b><br><b>Control Error.</b><br>1=Enable Interrupt<br>0=Disable Interrupt | R/W  | 0h      | RESET          |

| Offset | 18h                                                                                                                                       |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                               | Туре | Default | Reset<br>Event |
| 0      | STATUS_ENABLE_BUS_ERROR<br>This is an interrupt enable for <b>DMA Channel Interrupt:Status Bus</b><br><b>Error.</b><br>1=Enable Interrupt | R/W  | 0h      | RESET          |
|        | 0=Disable Interrupt                                                                                                                       |      |         |                |

# 22.0 SMBUS INTERFACE

# 22.1 Introduction

The MEC1322 SMBus Interface includes one instance of the SMBus controller core. This chapter describes aspects of the SMBus Interface that are unique to the MEC1322 instantiations of this core; including, Power Domain, Resets, Clocks, Interrupts, Registers and the Physical Interface. For a *General Description, Features, Block Diagram, Functional Description, Registers Interface and other core-specific details, see* Ref [1] (note: in this chapter, *italicized text* typically refers to SMBus controller core interface elements as described in Ref [1]).

# 22.2 References

1. SMBus Controller Core Interface, Revision 3.4, Core-Level Architecture Specification, SMSC, 7/16/12

# 22.3 Terminology

There is no terminology defined for this chapter.

# 22.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface. In addition, this block is equipped with



# FIGURE 22-1: I/O DIAGRAM OF BLOCK

# 22.5 Signal Description

The Signal Description Table lists the signals that are typically routed to the pin interface.

| TABLE 22-1: | SIGNAL DESCRIPTION TABLE |  |
|-------------|--------------------------|--|
|             |                          |  |

| Name                                                                                                                | Direction    | Description        |  |
|---------------------------------------------------------------------------------------------------------------------|--------------|--------------------|--|
| SMB_DAT0                                                                                                            | Input/Output | SMBus Data Port 0  |  |
| SMB_CLK0                                                                                                            | Input/Output | SMBus Clock Port 0 |  |
| SMB_DAT1                                                                                                            | Input/Output | SMBus Data Port 1  |  |
| SMB_CLK1 Input/Output SMBus Clock Port 1                                                                            |              |                    |  |
| <b>Note:</b> The SMB block signals that are shown in Table 22-1 are routed to the SMB pins as listed in Table 22-2. |              |                    |  |

#### TABLE 22-2: SIGNAL TO PIN NAME LOOKUP TABLE

| Block Name | Pin Name  | Description                     |
|------------|-----------|---------------------------------|
| SMBx_DATn  | I2Cx_DATn | SMBus Controller x Port n Data  |
| SMBx_CLKn  | I2Cx_CLKn | SMBus Controller x Port n Clock |

# 22.6 Host Interface

The registers defined for the SMBus Interface are accessible as indicated in Section 22.12, "SMBus Registers".

# 22.7 DMA Interface

This block is designed to communicate with the Internal DMA Controller. This feature is defined in the SMBus Controller Core Interface specification (See Ref [1]).

**Note:** For a description of the Internal DMA Controller implemented in this design see Chapter 21.0, "Internal DMA Controller".

# 22.8 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 22.8.1 POWER DOMAINS

#### TABLE 22-3: POWER SOURCES

| Name | Description                                                    |
|------|----------------------------------------------------------------|
| VCC1 | This power well sources the registers and logic in this block. |

22.8.2 CLOCK INPUTS

#### TABLE 22-4: CLOCK INPUTS

| Name                   | Description                                                                                                                            |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock signal drives the SMBus controller core. The core also uses this clock to generate the SMB_CLK on the pin interface. |
| 16MHz_Clk              | This is the clock signal is used for baud rate generation.                                                                             |

22.8.3 RESETS

# TABLE 22-5: RESET SIGNALS

| Name       | Description                                                                           |
|------------|---------------------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all of the registers and logic in the SMBus controller core. |

# 22.9 Interrupts

#### TABLE 22-6: EC INTERRUPTS

| Source | Description                    |
|--------|--------------------------------|
| SMB    | SMBus Activity Interrupt Event |

# 22.10 Low Power Modes

The SMBus Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 22.11 Description

# 22.11.1 SMBUS CONTROLLER CORE

The MEC1322 SMBus Interface behavior is defined in the SMBus Controller Core Interface specification (See Ref [1]).

# 22.11.2 PHYSICAL INTERFACE

The SMBus Interface has two physical ports, selected by the PORT SEL [3:0] bits in the Configuration Register as described in Ref [1].

- Note 1: SMBus controller 0 uses port 0 and port 1. SMBus controllers 1-3 use port 0.
  - 2: The buffer type for these pins must be configured as open-drain outputs in the GPIO Configuration registers associated with the GPIO signals that share the ports.

# 22.12 SMBus Registers

The registers listed in the *SMBus Core Register Summary* table in the SMBus Controller Core Interface specification (Ref [1]) are for a single instance of the SMBus Controller Core. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the following table:

TABLE 22-7: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance   | Instance<br>Number | Host | Address Space                    | Base Address (Note 22-1) |
|------------------|--------------------|------|----------------------------------|--------------------------|
| SMBus Controller | 0                  | EC   | 32-bit internal<br>address space | 4000_1800h               |
| SMBus Controller | 1                  | EC   | 32-bit internal<br>address space | 4000_AC00h               |
| SMBus Controller | 2                  | EC   | 32-bit internal<br>address space | 4000_B000h               |
| SMBus Controller | 3                  | EC   | 32-bit internal<br>address space | 4000_B400h               |

**Note 22-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

# 23.0 PECI INTERFACE

# 23.1 Overview

The MEC1322 includes a PECI Interface to allow the EC to retrieve temperature readings from PECI-compliant devices. The PECI Interface implements the PHY and Link Layer of a PECI host controller as defined in References[1] and includes hardware support for the PECI 2.0 command set.

This chapter focuses on MEC1322 specific PECI Interface configuration information such as Power Domains, Clock Inputs, Resets, Interrupts, and other chip specific information. For a functional description of the MEC1322 PECI Interface refer to References [1].

# 23.2 References

1. PECI Interface Core, Rev. 1.31, Core-Level Architecture Specification, SMSC Confidential, 4/15/11

# 23.3 Terminology

No terminology has been defined for this chapter.

# 23.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

# FIGURE 23-1: PECI INTERFACE I/O DIAGRAM



# 23.5 Signal Description

The Signal Description Table lists the signals that are typically routed to the pin interface.

| Name                                                                                                                                                                               | Direction    | Description                                                                                                    |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------|--|
| PECI_READY                                                                                                                                                                         | Input        | PECI Ready input pin                                                                                           |  |
|                                                                                                                                                                                    |              | <b>Note:</b> This signal is optional. If this signal is not on the pin interface it is pulled high internally. |  |
| PECI_DAT                                                                                                                                                                           | Input/Output | PECI Data signal pin                                                                                           |  |
| <b>Note:</b> Routing guidelines for the PECI_DAT pin is provided in Intel Platform design guides. Refer to the appropriate Intel document for current information. See Table 23-2. |              |                                                                                                                |  |

TABLE 23-1: SIGNAL DESCRIPTION TABLE

| Trace Impedance | 50 Ohms +/- 15%              |
|-----------------|------------------------------|
| Spacing         | 10 mils                      |
| Routing Layer   | Microstrip                   |
| Trace Width     | Calculate to match impedance |
| Length          | 1" - 15"                     |

## TABLE 23-2: PECI ROUTING GUIDELINES

# 23.6 Host Interface

The registers defined for the PECI Interface are accessible by the various hosts as indicated in Section 23.11, "PECI Interface Registers".

# 23.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 23.7.1 POWER DOMAINS

#### TABLE 23-3: POWER SOURCES

| Name | Description                                                 |
|------|-------------------------------------------------------------|
| VCC1 | The PECI Interface logic and registers are powered by VCC1. |

# 23.7.2 CLOCK INPUTS

# TABLE 23-4:CLOCK INPUTS

| Name                   | Description             |
|------------------------|-------------------------|
| 48 MHz Ring Oscillator | PECI Module Input Clock |

# 23.7.3 RESETS

#### TABLE 23-5: RESET SIGNALS

| Name       | Description           |
|------------|-----------------------|
| VCC1_RESET | PECI Core Reset Input |

#### 23.8 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 23-6: EC INTERRUPTS

| Source   | Description |
|----------|-------------|
| PECIHOST | PECI Host   |

#### 23.9 Low Power Modes

The PECI Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

## 23.10 Instance Description

There is one instance of the PECI Core implemented in the PECI Interface in the MEC1322. See PECI Interface Core, Rev. 1.31, Core-Level Architecture Specification, SMSC Confidential, 4/15/11 for a description of the PECI Core.

# 23.11 PECI Interface Registers

The registers listed in the PECI Interface Register Summary table are for a single instance of the PECI Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the PECI Interface Register Base Address Table.

| TABLE 23-7. EC-UNLT REGISTER BASE ADDRESS TABLE |          |      |               |          |
|-------------------------------------------------|----------|------|---------------|----------|
| Block Instance                                  | Instance | Host | Address Space | Base Add |

TARI E 23-7. EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 23-1) |
|----------------|--------------------|------|----------------------------------|--------------------------|
| PECI Interface | 0                  | EC   | 32-bit Internal<br>Address Space | 4000_6400h               |

The Base Address indicates where the first register can be accessed in a particular address space Note 23-1 for a block instance.

#### **TABLE 23-8:** PECI INTERFACE REGISTER SUMMARY

| Offset    | Register Name (Mnemonic)                                                                     |                                      |
|-----------|----------------------------------------------------------------------------------------------|--------------------------------------|
| 00h       | Write Data Register                                                                          |                                      |
| 04h       | Read Data Register                                                                           |                                      |
| 08h       | Control Register                                                                             |                                      |
| 0Ch       | Status Register 1                                                                            |                                      |
| 10h       | Status Register 2                                                                            |                                      |
| 14h       | Error Register                                                                               |                                      |
| 18h       | Interrupt Enable 1 Register                                                                  |                                      |
| 1Ch       | Interrupt Enable 2 Register                                                                  |                                      |
| 20h       | Optimal Bit Time Register (Low Byte)                                                         |                                      |
| 24h       | Optimal Bit Time Register (High Byte)                                                        |                                      |
| 28h       | MCHP Reserved                                                                                |                                      |
| 2Ch       | MCHP Reserved                                                                                |                                      |
| 30h-3Ch   | Reserved                                                                                     |                                      |
| 40h       | Block ID Register                                                                            |                                      |
| 44h       | Revision Register                                                                            |                                      |
| 48h - 7Ch | MCHP Reserved                                                                                |                                      |
|           | P Reserved registers are reserved for Microchip use only. R<br>may cause undesirable results | eading and writing MCHP Reserved reg |

For register details see References [1].

# 24.0 TACH

# 24.1 Introduction

This block monitors TACH output signals (or locked rotor signals) from various types of fans, and determines their speed.

# 24.2 References

No references have been cited for this feature.

# 24.3 Terminology

There is no terminology defined for this section.

# 24.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 24-1: I/O DIAGRAM OF BLOCK

# 24.5 Signal Description

# TABLE 24-1: SIGNAL DESCRIPTION TABLE

| Name       | Direction | Description                       |
|------------|-----------|-----------------------------------|
| TACH INPUT | Input     | Tachometer signal from TACHx Pin. |

# 24.6 Host Interface

The registers defined for the TACH are accessible by the various hosts as indicated in Section 24.11, "EC-Only Registers".

# 24.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

# 24.7.1 POWER DOMAINS

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
|      | The logic and registers implemented in this block are powered by this power well. |

# 24.7.2 CLOCK INPUTS

| Name       | Description                                                                                                             |
|------------|-------------------------------------------------------------------------------------------------------------------------|
| 100kHz_Clk | This is the clock input to the tachometer monitor logic. In Mode 1, the TACH is measured in the number of these clocks. |

# 24.7.3 RESETS

| Name       | Description                                                                          |
|------------|--------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state. |

## 24.8 Interrupts

This section defines the Interrupt Sources generated from this block.

| Source | Description                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------|
| TACH   | This internal signal is generated from the OR'd result of the status events, as defined in the TACHx Status Register. |

# 24.9 Low Power Modes

The TACH may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 24.10 Description

The TACH block monitors Tach output signals or locked rotor signals generated by various types of fans. These signals can be used to determine the speed of the attached fan. This block is designed to monitor fans at fan speeds from 100 RPMs to 30,000 RPMs.

Typically, these are DC brushless fans that generate (with each revolution) a 50% duty cycle, two-period square wave, as shown in Figure 24-2 below.

## FIGURE 24-2: FAN GENERATED 50%DUTY CYCLE WAVEFORM



In typical systems, the fans are powered by the main power supply. Firmware may disable this block when it detects that the main power rail has been turned off by either clearing the <enable> TACH\_ENABLE bit or putting the block to sleep via the supported Low Power Mode interface (see Low Power Modes).

# 24.10.1 MODES OF OPERATION

The Tachometer block supports two modes of operation. The mode of operation is selected via the TACH\_READING\_-MODE\_SELECT bit.

#### 24.10.1.1 Free Running Counter

In Mode 0, the Tachometer block uses the TACH input as the clock source for the internal TACH pulse counter (see TACHX\_COUNTER). The counter is incremented when it detects a rising edge on the TACH input. In this mode, the firmware may periodically poll the TACHX\_COUNTER field to determine the average speed over a period of time. The firmware must store the previous reading and the current reading to compute the number of pulses detected over a period of time. In this mode, the counter continuously increments until it reaches FFFFh. It then wraps back to 0000h and continues counting. The firmware must ensure that the sample rate is greater than the time it takes for the counter to wrap back to the starting point.

| Note: | Tach interrupts should be disabled in Mode 0. |  |
|-------|-----------------------------------------------|--|
|-------|-----------------------------------------------|--|

24.10.1.2 Mode 1 -- Number of Clock Pulses per Revolution

In Mode 1, the Tachometer block uses its 100kHz\_Clk clock input to measure the programmable number of TACH pulses. In this mode, the internal TACH pulse counter (TACHX\_COUNTER) returns the value in number of 100kHz\_Clk pulses per programmed number of TACH\_EDGES. For fans that generate two square waves per revolution, these bits should be configured to five edges.

When the number of edges is detected, the counter is latched and the COUNT\_READY\_STATUS bit is asserted. If the COUNT\_READY\_INT\_EN bit is set a TACH interrupt event will be generated.

## 24.10.2 OUT-OF-LIMIT EVENTS

The TACH Block has a pair of limit registers that may be configured to generate an event if the Tach indicates that the fan is operating too slow or too fast. If the <TACH reading> exceeds one of the programmed limits, the TACHx High Limit Register and the TACHx Low Limit Register, the bit TACH\_OUT\_OF\_LIMIT\_STATUS will be set. If the TACH\_OUT\_OF\_LIMIT\_STATUS bit is set, the Tachometer block will generate an interrupt event.

# 24.11 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the TACH. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| ТАСН           | 0                  | EC   | 32-bit internal<br>address space | 4000_6000h   |
| ТАСН           | 1                  | EC   | 32-bit internal<br>address space | 4000_6010h   |

 TABLE 24-2:
 EC-ONLY REGISTER BASE ADDRESS TABLE

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 24-3: TACH REGISTER SUMMARY

| Offset | Register Name (Mnemonic)  |
|--------|---------------------------|
| 00h    | TACHx Control Register    |
| 04h    | TACHx Status Register     |
| 08h    | TACHx High Limit Register |
| 0Ch    | TACHx Low Limit Register  |

# 24.11.1 TACHX CONTROL REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:16  | TACHX_COUNTER<br>This 16-bit field contains the latched value of the internal Tach pulse<br>counter, which may be configured by the Tach Reading Mode Select<br>field to operate as a free-running counter or to be gated by the Tach<br>input signal.                                                                                                                                                                                                                          | R    | 00h     | VCC1_<br>RESET |
|        | If the counter is free-running (Mode 0), the internal Tach counter increments (if enabled) on transitions of the raw Tach input signal and is latched into this field every time it is incremented. The act of reading this field will not reset the counter, which rolls over to 0000h after FFFFh. The firmware will compute the delta between the current count reading and the previous count reading, to determine the number of pulses detected over a programmed period. |      |         |                |
|        | If the counter is gated by the Tach input and clocked by 100kHz_Clk (Mode 1), the internal counter will be latched into the reading register when the programmed number of edges is detected or when the counter reaches FFFFh. The internal counter is reset to zero after it is copied into this register.                                                                                                                                                                    |      |         |                |
|        | <b>Note:</b> In Mode 1, a counter value of FFFFh means that the Tach did not detect the programmed number of edges in 655ms. A stuck fan can be detected by setting the TACHx High Limit Register to a number less than FFFFh. If the internal counter then reaches FFFFh, the reading register will be set to FFFFh and an out-of-limit interrupt can be sent to the EC.                                                                                                       |      |         |                |
| 15     | TACH_INPUT_INT_EN<br>1=Enable Tach Input toggle interrupt from Tach block                                                                                                                                                                                                                                                                                                                                                                                                       | R/W  | Ob      | VCC1_<br>RESE  |
|        | 0=Disable Tach Input toggle interrupt from Tach block                                                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
| 14     | COUNT_READY_INT_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W  | Ob      | VCC1_<br>RESET |
|        | 1=Enable Count Ready interrupt from Tach block<br>0=Disable Count Ready interrupt from Tach block                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
| 13     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R    | -       | -              |
| 12:11  | TACH_EDGES<br>A Tach signal is a square wave with a 50% duty cycle. Typically, two<br>Tach periods represents one revolution of the fan. A Tach period con-<br>sists of three Tach edges.                                                                                                                                                                                                                                                                                       | R/W  | 00b     | VCC1_<br>RESE  |
|        | This programmed value represents the number of Tach edges that will be used to determine the interval for which the number of 100kHz_Clk pulses will be counted                                                                                                                                                                                                                                                                                                                 |      |         |                |
|        | 11b=9 Tach edges (4 Tach periods)<br>10b=5 Tach edges (2 Tach periods)<br>01b=3 Tach edges (1 Tach period)<br>00b=2 Tach edges (1/2 Tach period)                                                                                                                                                                                                                                                                                                                                |      |         |                |

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 10     | TACH_READING_MODE_SELECT                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W  | 0b      | VCC1_<br>RESET |
|        | <ul> <li>1=Counter is incremented on the rising edge of the 100kHz_Clk input.<br/>The counter is latched into the TACHX_COUNTER field and<br/>reset when the programmed number of edges is detected.</li> <li>0=Counter is incremented when Tach Input transitions from low-to-<br/>high state (default)</li> </ul>                                                                                                                                 |      |         |                |
| 9      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | -       | -              |
| 8      | FILTER_ENABLE<br>This filter is used to remove high frequency glitches from Tach Input.<br>When this filter is enabled, Tach input pulses less than two 100kHz<br>Clk periods wide get filtered.                                                                                                                                                                                                                                                    | R/W  | 0b      | VCC1<br>RESE   |
|        | <ul><li>1= Filter enabled</li><li>0= Filter disabled (default)</li><li>It is recommended that the Tach input filter always be enabled.</li></ul>                                                                                                                                                                                                                                                                                                    |      |         |                |
| 7:2    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                            | R    | -       | -              |
| 1      | TACH_ENABLE<br>This bit gates the clocks into the block. When clocks are gated, the<br>TACHx pin is tristated. When re-enabled, the internal counters will<br>continue from the last known state and stale status events may still<br>be pending. Firmware should discard any status or reading values<br>until the reading value has been updated at least one time after the<br>enable bit is set.<br>1= TACH Monitoring enabled, clocks enabled. | R/W  | Ob      | VCC1<br>RESE   |
|        | 0= TACH Idle, clocks gated                                                                                                                                                                                                                                                                                                                                                                                                                          |      |         |                |
| 0      | TACH_OUT_OF_LIMIT_ENABLE<br>This bit is used to enable the TACH_OUT_OF_LIMIT_STATUS bit in<br>the TACHx Status Register to generate an interrupt event.                                                                                                                                                                                                                                                                                             | R/W  | Ob      | VCC1_<br>RESE  |
|        | 1=Enable interrupt output from Tach block<br>0=Disable interrupt output from Tach block (default)                                                                                                                                                                                                                                                                                                                                                   |      |         |                |

# 24.11.2 TACHX STATUS REGISTER

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 31:4   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R    | -       | -              |
| 3      | COUNT_READY_STATUS<br>This status bit is asserted when the Tach input changes state and<br>when the counter value is latched. This bit remains cleared to '0'<br>when the TACH_READING_MODE_SELECT bit in the TACHx Con-<br>trol Register is '0'.<br>When the TACH_READING_MODE_SELECT bit in the TACHx Con-<br>trol Register is set to '1', this bit is set to '1' when the counter value is<br>latched by the hardware. It is cleared when written with a '1'. If<br>COUNT_READY_INT_EN in the TACHx Control Register is set to 1,<br>this status bit will assert the Tach Interrupt signal. | R/WC | Ob      | VCC1_R<br>ESET |
|        | 1=Reading ready<br>0=Reading not ready                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |
| 2      | TOGGLE_STATUS<br>This bit is set when Tach Input changes state. It is cleared when writ-<br>ten with a '1'. If TACH_INPUT_INT_EN in the TACHx Control Regis-<br>ter is set to '1', this status bit will assert the Tach Interrupt signal.                                                                                                                                                                                                                                                                                                                                                      | R/WC | Ob      | VCC1_R<br>ESET |
|        | <ul><li>1=Tach Input changed state (this bit is set on a low-to-high or high-to-low transition)</li><li>0=Tach stable</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                |
| 1      | TACH_PIN_STATUS<br>This bit reflects the state of Tach Input. This bit is a read only bit that<br>may be polled by the embedded controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R    | 0b      | VCC1_R<br>ESET |
|        | 1= Tach Input is high<br>0= Tach Input is low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
| 0      | TACH_OUT_OF_LIMIT_STATUS<br>This bit is set when the Tach Count value is greater than the high<br>limit or less than the low limit. It is cleared when written with a '1'. To<br>disable this status event set the limits to their extreme values. If<br>TACH_OUT_OF_LIMIT_ENABLE in the TACHx Control Register is<br>set to 1', this status bit will assert the Tach Interrupt signal.                                                                                                                                                                                                        | R/WC | Ob      | VCC1_R<br>ESET |
|        | 1=Tach is outside of limits<br>0=Tach is within limits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |

**Note 1:** Some fans offer a Locked Rotor output pin that generates a level event if a locked rotor is detected. This bit may be used in combination with the Tach pin status bit to detect a locked rotor signal event from a fan.

2: Tach Input may come up as active for Locked Rotor events. This would not cause an interrupt event because the pin would not toggle. Firmware must read the status events as part of the initialization process, if polling is not implemented.

# 24.11.3 TACHX HIGH LIMIT REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                   |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                           | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                              | -    | -       | -              |
| 15:0   | TACH_HIGH_LIMIT<br>This value is compared with the value in the TACHX_COUNTER<br>field. If the value in the counter is greater than the value programmed<br>in this register, the TACH_OUT_OF_LIMIT_STATUS bit will be set.<br>The TACH_OUT_OF_LIMIT_STATUS status event may be enabled<br>to generate an interrupt to the embedded controller via the<br>TACH_OUT_OF_LIMIT_ENABLE bit in the TACHx Control Register. | R/W  | FFFFh   | VCC1_<br>RESET |

# 24.11.4 TACHX LOW LIMIT REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R    | -       | -              |
| 15:0   | TACHX_LOW_LIMIT<br>This value is compared with the value in the TACHX_COUNTER field<br>of the TACHx Control Register. If the value in the counter is less than<br>the value programmed in this register, the TACH_OUT_OF_LIM-<br>IT_STATUS bit will be set. The TACH_OUT_OF_LIMIT_STATUS sta-<br>tus event may be enabled to generate an interrupt to the embedded<br>controller via the TACH_OUT_OF_LIMIT_ENABLE bit in the TACHx<br>Control Register<br>To disable the TACH_OUT_OF_LIMIT_STATUS low event, program<br>0000h into this register. | R/W  | 0000h   | VCC1_<br>RESET |

# 25.0 PWM

# 25.1 Introduction

This block generates a PWM output that can be used to control 4-wire fans, blinking LEDs, and other similar devices. Each PWM can generate an arbitrary duty cycle output at frequencies from less than 0.1 Hz to 24 MHz. The PWM controller can also used to generate the PROCHOT output and Speaker output.

The PWMx Counter ON Time registers and PWMx Counter OFF Time registers determine the operation of the PWM\_OUTPUT signals. See Section 25.11.1, "PWMx Counter ON Time Register," on page 288 and Section 25.11.2, "PWMx Counter OFF Time Register," on page 289 for a description of the PWM\_OUTPUT signals.

# 25.2 References

There are no standards referenced in this chapter.

# 25.3 Terminology

There is no terminology defined for this section.

# 25.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

# FIGURE 25-1: I/O DIAGRAM OF BLOCK



There are no external signals for this block.

# 25.5 Signal Description

#### TABLE 25-1: SIGNAL DESCRIPTION TABLE

| Name       | Direction | Description                               |
|------------|-----------|-------------------------------------------|
| PWM_OUTPUT | OUTPUT    | Pulse Width Modulated signal to PWMx pin. |

# 25.6 Host Interface

The registers defined for the PWM Interface are accessible by the various hosts as indicated in Section 25.11, "EC-Only Registers".

# 25.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 25.7.1 POWER DOMAINS

#### TABLE 25-2: POWER SOURCES

| Name | Description                                                          |
|------|----------------------------------------------------------------------|
| VCC1 | The PWM logic and registers are powered by this single power source. |
|      |                                                                      |

#### 25.7.2 CLOCK INPUTS

#### TABLE 25-3: CLOCK INPUTS

| Name       | Description                                                                                       |
|------------|---------------------------------------------------------------------------------------------------|
| 100kHz_Clk | 100kHz_Clk clock input for generating low PWM frequencies, such as 10 Hz to 100 Hz.               |
|            | 48 MHz Ring Oscillator clock input for generating high PWM frequencies, such as 15 kHz to 30 kHz. |

25.7.3 RESETS

#### TABLE 25-4: RESET SIGNALS

| Name       | Description                                                                                                                                      |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all the logic in this block to its initial state including the registers, which are set to their defined default state. |

## 25.8 Interrupts

The PWM block does not generate any interrupt events.

## 25.9 Low Power Modes

The PWM may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry. When the PWM is in the sleep state, the internal counters reset to 0 and the internal state of the PWM and the PWM\_OUTPUT signal set to the OFF state.

# 25.10 Description

The PWM\_OUTPUT signal is used to generate a duty cycle of specified frequency. This block can be programmed so that the PWM signal toggles the PWM\_OUTPUT, holds it high, or holds it low. When the PWM is configured to toggle, the PWM\_OUTPUT alternates from high to low at the rate specified in the PWMx Counter ON Time Register and PWMx Counter OFF Time Register.

The following diagram illustrates how the clock inputs and registers are routed to the PWM Duty Cycle & Frequency Control logic to generate the PWM output.





**Note:** In Figure 25-2, the 48 MHz Ring Oscillator is represented as CLOCK\_HIGH and 100kHz\_Clk is represented as CLOCK\_LOW.

The PWM clock source to the PWM Down Counter, used to generate a duty cycle and frequency on the PWM, is determined through the Clock select[1] and Clock Pre-Divider[6:3] bits in the PWMx Configuration Register register.

The PWMx Counter ON/OFF Time registers determine both the frequency and duty cycle of the signal generated on PWM\_OUTPUT as described below.

The PWM frequency is determined by the selected clock source and the total on and off time programmed in the PWMx Counter ON Time Register and PWMx Counter OFF Time Register registers. The frequency is the time it takes (at that clock rate) to count down to 0 from the total on and off time.

The PWM duty cycle is determined by the relative values programmed in the PWMx Counter ON Time Register and PWMx Counter OFF Time Register registers.

The PWM Frequency Equation and PWM Duty Cycle Equation are shown below.

# FIGURE 25-3: PWM FREQUENCY EQUATION

$$PWM Frequency = \frac{1}{(PreDivisor + 1)} \times \frac{(ClockSourceFrequency)}{(PWMCounterOnTime + PWMCounterOffTime)}$$

In Figure 25-3, the ClockSourceFrequency variable is the frequency of the clock source selected by the Clock Select bit in the PWMx Configuration Register, and PreDivisor is a field in the PWMx Configuration Register. The PWMCounterOnTime, PWMCounterOffTime are registers that are defined in Section 25.11, "EC-Only Registers".

# FIGURE 25-4: PWM DUTY CYCLE EQUATION

 $PWM Duty Cycle = \frac{PWMCounterOnTime}{(PWMCounterOnTime + PWMCounterOffTime)}$ 

The PWMx Counter ON Time Register and PWMx Counter OFF Time Register registers should be accessed as 16-bit values.

# 25.11 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the PWM. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| PWM            | 0                  | EC   | 32-bit internal<br>address space | 4000_5800h   |
| PWM            | 1                  | EC   | 32-bit internal<br>address space | 4000_5810h   |
| PWM            | 2                  | EC   | 32-bit internal<br>address space | 4000_5820h   |
| PWM            | 3                  | EC   | 32-bit internal<br>address space | 4000_5830h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

## TABLE 25-6:EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic)       |  |  |
|--------|--------------------------------|--|--|
| 00h    | PWMx Counter ON Time Register  |  |  |
| 04h    | PWMx Counter OFF Time Register |  |  |
| 08h    | PWMx Configuration Register    |  |  |

# 25.11.1 PWMX COUNTER ON TIME REGISTER

| Offset | 00h                                                                                                                        |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                                                                   | R    | -       | -              |
| 15:0   | PWMX_COUNTER_ON_TIME                                                                                                       | R/W  | 0000h   | VCC1_R         |
|        | This field determine both the frequency and duty cycle of the PWM signal.                                                  |      |         | ESET           |
|        | When this field is set to zero and the PWMX_COUNTER_OFF<br>TIME is not set to zero, the PWM_OUTPUT is held low (Full Off). |      |         |                |

## 25.11.2 PWMX COUNTER OFF TIME REGISTER

| Offset | 04h                                                                          |      |         |                |
|--------|------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                  | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                     | R    | -       | -              |
| 15:0   | PWMX_COUNTER_OFF_TIME                                                        | R/W  | FFFFh   | VCC1_R         |
|        | This field determine both the frequency and duty cycle of the PWM            |      |         | ESET           |
|        | signal.<br>When this field is set to zero, the PWM OUTPUT is held high (Full |      |         |                |
|        | On).                                                                         |      |         |                |

## 25.11.3 PWMX CONFIGURATION REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:7   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R    | -       | -              |
| 6:3    | CLOCK_PRE_DIVIDER<br>The Clock source for the 16-bit down counter (see PWMx Counter<br>ON Time Register and PWMx Counter OFF Time Register) is deter-<br>mined by bit D1 of this register. The Clock source is then divided by<br>the value of Pre-Divider+1 and the resulting signal determines the<br>rate at which the down counter will be decremented. For example, a<br>Pre-Divider value of 1 divides the input clock by 2 and a value of 2<br>divides the input clock by 3. A Pre-Divider of 0 will disable the Pre-<br>Divider option. | R/W  | 0000b   | VCC1_R<br>ESET |
| 2      | INVERT<br>1= PWM_OUTPUT ON State is active low<br>0=PWM_OUTPUT ON State is active high                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W  | 0b      | VCC1_R<br>ESET |
| 1      | CLOCK_SELECT<br>This bit determines the clock source used by the PWM duty cycle<br>and frequency control logic.<br>1=CLOCK_LOW<br>0=CLOCK_HIGH                                                                                                                                                                                                                                                                                                                                                                                                  | R/W  | Ob      | VCC1_R<br>ESET |
| 0      | PWM_ENABLE         1=Enabled (default)         0=Disabled (gates clocks to save power)         Note:       When the PWM enable bit is set to 0 the internal counters are reset and the internal state machine is set to the OFF state. In addition, the PWM_OUTPUT signal is set to the inactive state as determined by the Invert bit. The PWMx Counter ON Time Register and PWMx Counter OFF Time Register are not affected by the PWM enable bit and may be read and written while the PWM enable bit is 0.                                  | R/W  | Ob      | VCC1_R<br>ESET |

# 26.0 RPM-PWM INTERFACE

## 26.1 Introduction

The RPM-PWM Interface is closed-loop RPM based Fan Control Algorithm that monitors the fan's speed and automatically adjusts the drive to maintain the desired fan speed.

The RPM-PWM Interface functionality consists of a closed-loop "set-and-forget" RPM based fan controller.

## 26.2 References

No references have been cited for this chapter

## 26.3 Terminology

There is no terminology defined for this chapter.

## 26.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

The registers in the block are accessed by embedded controller code at the addresses shown in Section 26.9, "Fan Control Register Bank".

Figure 26-1 illustrates and categorizes the RPM-PWM Interface block signals. These signals are described in Table 26-1.

## FIGURE 26-1: RPM-PWM INTERFACE I/O DIAGRAM



#### 26.4.1 FAN CONTROL

The Fan Control Signal Description Table lists the signals that are routed to/from the block.

## TABLE 26-1: FAN CONTROL SIGNAL DESCRIPTION TABLE

| Name | Direction | Description               |
|------|-----------|---------------------------|
| TACH | Input     | Tachometer input from fan |
| PWM  | Output    | PWM fan drive output      |

#### 26.4.2 HOST INTERFACE

The registers defined for the RPM-PWM Interface are accessible by the various hosts as indicated in Section 26.9, "Fan Control Register Bank".

## 26.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 26.5.1 POWER DOMAINS

#### TABLE 26-2: POWER SOURCES

| Name | Description                                                    |
|------|----------------------------------------------------------------|
| VCC1 | This power well sources the registers and logic in this block. |

#### 26.5.2 CLOCK INPUTS

#### TABLE 26-3: CLOCK INPUTS

| Name                   | Description                                               |
|------------------------|-----------------------------------------------------------|
| 48 MHz Ring Oscillator | This clock signal drives selected logic (e.g., counters). |

## 26.5.3 RESETS

#### TABLE 26-4: RESET SIGNALS

| Name       | Description                                                            |
|------------|------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all of the registers and logic in this block. |

#### 26.6 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 26-5: INTERRUPTS

| Source                         | Description                                                                                                             |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Fan Fail/Spin Status Interrupt | The DRIVE_FAIL & FAN_SPIN bits in the Fan Status Register are logi-<br>cally ORed and routed to the FAIL_SPIN Interrupt |
| Fan Stall Status Interrupt     | The FAN_STALL bit in the Fan Status Register is routed to the FAN_STALL Interrupt                                       |

#### 26.7 Low Power Modes

The RPM-PWM Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

#### 26.8 Description

This section defines the functionality of the block.

#### 26.8.1 GENERAL OPERATION

The RPM-PWM Interface is an RPM based Fan Control Algorithm that monitors the fan's speed and automatically adjusts the drive to maintain the desired fan speed. This RPM based Fan Control Algorithm controls a PWM output based on a tachometer input.

## 26.8.2 FAN CONTROL MODES OF OPERATION

The RPM-PWM Interface has two modes of operation for the PWM Fan Driver. They are:

- 1. Manual Mode in this mode of operation, the user directly controls the fan drive setting. Updating the Fan Driver Setting Register (see Section 26.9.1, "Fan Setting Register") will update the fan drive based on the programmed ramp rate (default disabled).
- The Manual Mode is enabled by clearing the EN\_ALGO bit in the Fan Configuration Register (see Section 26.9.3, "Fan Configuration 1 Register").
- Whenever the Manual Mode is enabled the current drive settings will be changed to what was last used by the RPM control algorithm.
- Setting the drive value to 00h will disable the PWM Fan Driver.
- Changing the drive value from 00h will invoke the Spin Up Routine.

2. Using RPM based Fan Control Algorithm - in this mode of operation, the user determines a target tachometer reading and the drive setting is automatically updated to achieve this target speed.

| Manual Mode                              | Algorithm                                                   |
|------------------------------------------|-------------------------------------------------------------|
| Fan Driver Setting (read / write)        | Fan Driver Setting (read only)                              |
| EDGES[1:0] (Fan Configuration)           | EDGES[1:0] (Fan Configuration)                              |
| UPDATE[2:0] (Fan configuration)          | UPDATE[2:0] (Fan configuration)                             |
| LEVEL (Spin Up Configuration)            | LEVEL (Spin Up Configuration)                               |
| SPINUP_TIME[1:0] (Spin Up Configuration) | SPINUP_TIME[1:0] (Spin Up Configuration)                    |
| Fan Step                                 | Fan Step                                                    |
| -                                        | Fan Minimum Drive                                           |
| Valid TACH Count                         | Valid TACH Count                                            |
| -                                        | TACH Target                                                 |
| TACH Reading                             | TACH Reading                                                |
| RANGE[2:0] (Fan Configuration 2)         | RANGE[2:0] (Fan Configuration 2)                            |
| -                                        | DRIVE_FAIL_CNT[2:0] (Spin Up Config) and<br>Drive Fail Band |

#### TABLE 26-6: FAN CONTROLS ACTIVE FOR OPERATING MODE

## 26.8.3 RPM BASED FAN CONTROL ALGORITHM

The RPM-PWM Interface includes an RPM based Fan Control Algorithm.

The fan control algorithm uses Proportional, Integral, and Derivative terms to automatically approach and maintain the system's desired fan speed to an accuracy directly proportional to the accuracy of the clock source. Figure 26-2, "RPM based Fan Control Algorithm" shows a simple flow diagram of the RPM based Fan Control Algorithm operation.

The desired tachometer count is set by the user inputting the desired number of 32.768KHz cycles that occur per fan revolution. The user may change the target count at any time. The user may also set the target count to FFh in order to disable the fan driver.

For example, if a desired RPM rate for a 2-pole fan is 3000 RPMs, the user would input the hexadecimal equivalent of 1312d (52\_00h in the TACH Target Registers). This number represents the number of 32.768KHz cycles that would occur during the time it takes the fan to complete a single revolution when it is spinning at 3000RPMs (see Section 26.9.11, "TACH Target Register" and Section 26.9.12, "TACH Reading Register").

The RPM-PWM Interface's RPM based Fan Control Algorithm has programmable configuration settings for parameters such as ramp-rate control and spin up conditions. The fan driver automatically detects and attempts to alleviate a stalled/stuck fan condition while also asserting the interrupt signal. The RPM-PWM Interface works with fans that operate up to 16,000 RPMs and provide a valid tachometer signal. The fan controller will function either with an externally supplied 32.768KHz clock source or with its own internal 32KHz oscillator depending on the required accuracy.

FIGURE 26-2: RPM BASED FAN CONTROL ALGORITHM



#### 26.8.3.1 Programming the RPM Based Fan Control Algorithm

The RPM based Fan Control Algorithm powers-up disabled. The following registers control the algorithm. The RPM-PWM Interface fan control registers are pre-loaded with defaults that will work for a wide variety of fans so only the TACH Target Register is required to set a fan speed. The other fan control registers can be used to fine-tune the algorithm behavior based on application requirements.

- 1. Set the Valid TACH Count Register to the minimum tachometer count that indicates the fan is spinning.
- 2. Set the Spin Up Configuration Register to the spin up level and Spin Time desired.
- 3. Set the Fan Step Register to the desired step size.
- 4. Set the Fan Minimum Drive Register to the minimum drive value that will maintain fan operation.
- 5. Set the Update Time, and Edges options in the Fan Configuration Register.
- 6. Set the TACH Target Register to the desired tachometer count.
- 7. Enable the RPM based Fan Control Algorithm by setting the EN\_ALGO bit.

#### 26.8.3.2 Tachometer Measurement

In both modes of operation, the tachometer measurement operates independently of the mode of operation of the fan driver and RPM based Fan Speed Control algorithm. Any tachometer reading that is higher than the Valid TACH Count (see Section 26.9.9, "Valid TACH Count Register") will flag a stalled fan and trigger an interrupt.

When measuring the tachometer, the fan must provide a valid tachometer signal at all times to ensure proper operation. The tachometer measurement circuitry is programmable to detect the fan speed of a variety of fan configurations and architectures including 1-pole, 2-pole (default), 3-pole, and 4-pole fans.

APPLICATION NOTE: The tachometer measurement works independently of the drive settings. If the device is put into manual mode and the fan drive is set at a level that is lower than the fan can operate (including zero drive), the tachometer measurement may signal a Stalled Fan condition and assert an interrupt.

## STALLED FAN

If the TACH Reading Register exceeds the user-programmable Valid TACH Count setting, it will flag the fan as stalled and trigger an interrupt. If the RPM based Fan Control Algorithm is enabled, the algorithm will automatically attempt to restart the fan until it detects a valid tachometer level or is disabled.

The FAN\_STALL Status bit indicates that a stalled fan was detected. This bit is checked conditionally depending on the mode of operation.

- Whenever the Manual Mode is enabled or whenever the drive value is changed from 00h, the FAN\_STALL interrupt will be masked for the duration of the programmed Spin Up Time (see Table 26-17, "Spin time," on page 303) to allow the fan an opportunity to reach a valid speed without generating unnecessary interrupts.
- In Manual Mode, whenever the TACH Reading Register exceeds the Valid TACH Count Register setting, the FAN\_STALL status bit will be set.
- When the RPM based Fan Control Algorithm, the stalled fan condition is checked whenever the Update Time is met and the fan drive setting is updated. It is not a continuous check.

#### 26.8.3.3 Spin Up Routine

The RPM-PWM Interface also contains programmable circuitry to control the spin up behavior of the fan driver to ensure proper fan operation. The Spin Up Routine is initiated under the following conditions:

- The TACH Target High Byte Register value changes from a value of FFh to a value that is less than the Valid TACH Count (see Section 26.9.9, "Valid TACH Count Register").
- The RPM based Fan Control Algorithm's measured tachometer reading is greater than the Valid TACH Count.
- When in Manual Mode, the Drive Setting changes from a value of 00h.

When the Spin Up Routine is operating, the fan driver is set to full scale for one quarter of the total user defined spin up time. For the remaining spin up time, the fan driver output is set a user defined level (30% to 65% drive).

After the Spin Up Routine has finished, the RPM-PWM Interface measures the tachometer. If the measured tachometer reading is higher than the Valid TACH Count Register setting, the FAN\_SPIN status bit is set and the Spin Up Routine will automatically attempt to restart the fan.

**APPLICATION NOTE:** When the device is operating in manual mode, the FAN\_SPIN status bit may be set if the fan drive is set at a level that is lower than the fan can operate (excluding zero drive which disables the fan driver). If the FAN\_SPIN interrupt is unmasked, this condition will trigger an errant interrupt.

Figure 26-3, "Spin Up Routine" shows an example of the Spin Up Routine in response to a programmed fan speed change based on the first condition above.

FIGURE 26-3: SPIN UP ROUTINE



#### 26.8.4 PWM DRIVER

The RPM-PWM Interface contains an optional, programmable 8-bit PWM driver which can serve as part of the RPM based Fan Speed Control Algorithm or in Manual Mode.

When enabled, the PWM driver can operate in four programmable frequency bands. The lower frequency bands offer frequencies in the range of 9.5Hz to 4.8kHz while the higher frequency options offer frequencies of 21Hz or 25.2kHz.

## 26.8.5 ALERTS AND LIMITS

Figure 26-4, "Interrupt Flow" shows the interactions of the interrupts for fan events.

If the Fan Driver detects a drive fail, spin-up or stall event, the interrupt signal will be asserted (if enabled).

All of these interrupts can be masked from asserting the interrupt signal individually. If any bit of either Status register is set, the interrupt signal will be asserted provided that the corresponding interrupt enable bit is set accordingly.

The Status register will be updated due to an active event, regardless of the setting of the individual enable bits. Once a status bit has been set, it will remain set until the Status register bit is written to 1 (and the error condition has been removed).

If the interrupt signal is asserted, it will be cleared immediately if either the status or enable bit is cleared.

See Section 26.6, "Interrupts," on page 291.

## FIGURE 26-4: INTERRUPT FLOW



## 26.9 Fan Control Register Bank

The registers listed in the Table 26-8, "Fan Control Register Summary" are for a single instance of the RPM-PWM Interface block. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in Table 26-7, "Fan Control Register Bank Base Address Table".

| TABLE 26-7: | FAN CONTROL | REGISTER BANK BASE ADDRESS TABLE |
|-------------|-------------|----------------------------------|
|             |             |                                  |

| Instance Name          | Instance<br>Number | Host | Address Space                    | Base Address (Note 26-1) |
|------------------------|--------------------|------|----------------------------------|--------------------------|
| RPM-PWM Inter-<br>face | 0                  | EC   | 32-bit internal<br>address space | 4000_A000h               |

**Note 26-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 26-8: FAN CONTROL REGISTER SUMMARY

| Register Name                 | Offset |
|-------------------------------|--------|
| Fan Setting                   | 00h    |
| PWM Divide                    | 01h    |
| Fan Configuration 1           | 02h    |
| Fan Configuration 2           | 03h    |
| MCHP Reserved                 | 04h    |
| Gain                          | 05h    |
| Fan Spin Up Configuration     | 06h    |
| Fan Step                      | 07h    |
| Fan Minimum Drive             | 08h    |
| Valid Tach Count              | 09h    |
| Fan Drive Fail Band Low Byte  | 0Ah    |
| Fan Drive Fail Band High Byte | 0Bh    |
| Tach Target Low Byte          | 0Ch    |
| Tach Target High Byte         | 0Dh    |
| Tach Reading Low Byte         | 0Eh    |

| TABLE 26-8: | FAN CONTROL | REGISTER | SUMMARY | (CONTINUED) |  |
|-------------|-------------|----------|---------|-------------|--|
|-------------|-------------|----------|---------|-------------|--|

| Register Name             | Offset |
|---------------------------|--------|
| Tach Reading High Byte    | 0Fh    |
| PWM Driver Base Frequency | 10h    |
| Fan Status                | 11h    |

#### 26.9.1 FAN SETTING REGISTER

The Fan Setting Registers are used to control the output of the Fan Driver. The driver setting operates independently of the Polarity bit for the PWM output. That is, a setting of 00h will mean that the fan drive is at minimum drive while a value of FFh will mean that the fan drive is at maximum drive.

If the Spin Up Routine is invoked, reading from the registers will return the current fan drive setting that is being used by the Spin Up Routine instead of what was previously written into these registers.

The Fan Driver Setting Registers, when the RPM based Fan Control Algorithm is enabled, are read only. Writing to the register will have no effect and the data will not be stored. Reading from the register will always return the current fan drive setting.

If the INT\_PWRGD pin is de-asserted, the Fan Driver Setting Register will be made read only. Writing to the register will have no effect and reading from the register will return 000h.

When the RPM based Fan Control Algorithm is disabled, the current fan drive setting that was last used by the algorithm is retained and will be used.

If the Fan Driver Setting Register is set to a value of 00h, all tachometer related status bits will be masked until the setting is changed. Likewise, the FAN\_SHORT bit will be cleared and masked until the setting is changed.

The contents of the register represent the weighting of each bit in determining the final duty cycle. The output drive for a PWM output is given by the following equation:

- Drive = (FAN\_SETTING VALUE/255) x 100%.

| Offset | 00h                                                                                      |      |         |                |
|--------|------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                              | Туре | Default | Reset<br>Event |
| 7:0    | FAN_SETTING[7:0]<br>The Fan Driver Setting used to control the output of the Fan Driver. | R/W  | 00h     | VCC1_R<br>ESET |

#### 26.9.2 PWM DIVIDE REGISTER

The PWM Divide Register determines the final PWM frequency. The base frequency set by the PWM\_BASE[1:0] bits is divided by the decimal equivalent of the register settings.

The final PWM frequency is derived as the base frequency divided by the value of this register as shown in the equation below:

- PWM\_Frequency = base\_clk / PWM\_D

Where:

- base\_clk = The base frequency set by the PWMx\_CFG[1:0] bits
- PWM\_D = the divide setting set by the PWM Divide Register.

| Offset | 01h                                                                                                                                                                                            |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 7:0    | PWM_DIVIDE[7:0]<br>The PWM Divide value determines the final frequency of the PWM<br>driver. The driver base frequency is divided by the PWM Divide<br>value to determine the final frequency. | R/W  | 01h     | VCC1_R<br>ESET |

## 26.9.3 FAN CONFIGURATION 1 REGISTER

The Fan Configuration Register 1 controls the general operation of the RPM based Fan Control Algorithm used by the fan driver.

| Offset | 02h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 7      | <ul> <li>EN_ALGO</li> <li>Enables the RPM based Fan Control Algorithm.</li> <li>'0' - (default) the control circuitry is disabled and the fan driver output is determined by the Fan Driver Setting Register.</li> <li>'1' - the control circuitry is enabled and the Fan Driver output will be automatically updated to maintain the programmed fan speed as indicated by the TACH Target Register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W  | Ob      | VCC1_R<br>ESET |
| 6:5    | RANGE[1:0]<br>Adjusts the range of reported and programmed tachometer reading<br>values. The RANGE bits determine the weighting of all TACH values<br>(including the Valid TACH Count, TACH Target, and TACH reading)<br>as shown in Table 26-9, "Range Decode".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W  | 01b     | VCC1_R<br>ESET |
| 4:3    | EDGES[1:0]<br>Determines the minimum number of edges that must be detected on<br>the TACH signal to determine a single rotation. A typical fan mea-<br>sured 5 edges (for a 2-pole fan).<br>Increasing the number of edges measured with respect to the num-<br>ber of poles of the fan will cause the TACH Reading registers to indi-<br>cate a fan speed that is higher or lower than the actual speed. In<br>order for the FSC Algorithm to operate correctly, the TACH Target<br>must be updated by the user to accommodate this shift. The Effec-<br>tive Tach Multiplier shown in Table 26-10, "Minimum Edges for Fan<br>Rotation" is used as a direct multiplier term that is applied to the<br>Actual RPM to achieve the Reported RPM. It should only be applied<br>if the number of edges measured does not match the number of<br>edges expected based on the number of poles of the fan (which is<br>fixed for any given fan).<br>Contact Microchip for recommended settings when using fans with<br>more or less than 2 poles. | R/W  | 01b     | VCC1_R<br>ESET |
| 2:0    | <ul> <li>UPDATE[2:0]</li> <li>Determines the base time between fan driver updates. The Update Time, along with the Fan Step Register, is used to control the ramp rate of the drive response to provide a cleaner transition of the actual fan operation as the desired fan speed changes. The Update Time is set as shown in Table 26-11, "Update Time".</li> <li>APPLICATION NOTE: This ramp rate control applies for all changes to the active PWM output including when the RPM based Fan Speed Control Algorithm is disabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W  | 011b    | VCC1_R<br>ESET |

## TABLE 26-9:RANGE DECODE

| Rang | Range [1:0] |                       |                       |
|------|-------------|-----------------------|-----------------------|
| 1    | 0           | Reported Minimum RPHM | TACH Count Multiplier |
| 0    | 0           | 500                   | 1                     |
| 0    | 1           | 1000 (default)        | 2                     |
| 1    | 0           | 2000                  | 4                     |
| 1    | 1           | 4000                  | 8                     |

## TABLE 26-10: MINIMUM EDGES FOR FAN ROTATION

| Edge | s 1:0] |                    |                     | Effective TACH Multiplier (Based    |
|------|--------|--------------------|---------------------|-------------------------------------|
| 1    | 0      | Minimum TACH Edges | Number of Fan Poles | on 2 Pole Fans)<br>If Edges Changed |
| 0    | 0      | 3                  | 1                   | 0.5                                 |
| 0    | 1      | 5                  | 2 (default)         | 1                                   |
| 1    | 0      | 7                  | 3                   | 1.5                                 |
| 1    | 1      | 9                  | 4                   | 2                                   |

## TABLE 26-11: UPDATE TIME

|   | Update [2:0] |   |                            |
|---|--------------|---|----------------------------|
| 2 | 1            | 0 | TACH Count Multiplier (ms) |
| 0 | 0            | 0 | 100                        |
| 0 | 0            | 1 | 200                        |
| 0 | 1            | 0 | 300                        |
| 0 | 1            | 1 | 400 (default)              |
| 1 | 0            | 0 | 500                        |
| 1 | 0            | 1 | 800                        |
| 1 | 1            | 0 | 1200                       |
| 1 | 1            | 1 | 1600                       |

## 26.9.4 FAN CONFIGURATION 2 REGISTER

The Fan Configuration 2 Register controls the tachometer measurement and advanced features of the RPM based Fan Control Algorithm.

| Offset | 03h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 7      | MCHP Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W  | 0b      | VCC1_R<br>ESET |
|        | <ul> <li>EN_RRC</li> <li>Enables the ramp rate control circuitry during the Manual Mode of operation.</li> <li>'0' (default) - The ramp rate control circuitry for the Manual Mode of operation is disabled. When the Fan Drive Setting values are changed and the RPM based Fan Control Algorithm is disabled, the fan driver will be set to the new setting immediately.</li> <li>'1' - The ramp rate control circuitry for the Manual Mode of operation is enabled. The PWM setting will follow the ramp rate controls as determined by the Fan Step and Update Time settings. The maximum PWM step is capped at the Fan Step setting and is updated based on the Update Time as given by Table 26-11, "Update Time".</li> </ul> | R/W  | Ob      | VCC1_R<br>ESET |
| 5      | <ul> <li>DIS_GLITCH</li> <li>Disables the low pass glitch filter that removes high frequency noise injected on the TACH pin.</li> <li>'0' (default) - The glitch filter is enabled.</li> <li>'1' - The glitch filter is disabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W  | Ob      | VCC1_R<br>ESET |
| 4:3    | DER_OPT[1:0]<br>Control some of the advanced options that affect the derivative por-<br>tion of the RPM based fan control algorithm as shown in Table 26-<br>12, "Derivative Options". These bits only apply if the Fan Speed<br>Control Algorithm is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W  | 11b     | VCC1_R<br>ESET |
| 2:1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      | 01b     | VCC1_R<br>ESET |
| 0      | <ul> <li>POLARITY</li> <li>Determines the polarity of the PWM driver. This does NOT affect the drive setting registers. A setting of 0% drive will still correspond to 0% drive independent of the polarity.</li> <li>'0' (default) - the Polarity of the PWM driver is normal. A drive setting of 00h will cause the output to be set at 0% duty cycle and a drive setting of FFh will cause the output to be set at 100% duty cycle.</li> <li>'1' - The Polarity of the PWM driver is inverted. A drive setting of 00h will cause the output to be set at 100% duty cycle and a drive setting of FFh will cause the output to be set at 0% duty cycle.</li> </ul>                                                                 | R/W  | Ob      | VCC1_R<br>ESET |

## TABLE 26-12: DERIVATIVE OPTIONS

| DER_O | PT[1:0] |                                                                                                                                                                                                                                                 | NOTE                                                                                                                                      |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 0       | Operation                                                                                                                                                                                                                                       | (see Section 26.9.7, "Fan Step<br>Register")                                                                                              |
| 0     | 0       | No derivative options used                                                                                                                                                                                                                      | PWM steps are limited to the maxi-<br>mum PWM drive step value in Fan<br>Step Register                                                    |
| 0     | 1       | Basic derivative. The derivative of the<br>error from the current drive setting and<br>the target is added to the iterative PWM<br>drive setting (in addition to proportional<br>and integral terms)                                            | PWM steps are limited to the maxi-<br>mum PWM drive step value in Fan<br>Step Register                                                    |
| 1     | 0       | Step derivative. The derivative of the<br>error from the current drive setting and<br>the target is added to the iterative PWM<br>drive setting and is not capped by the<br>maximum PWM drive step. This allows<br>for very fast response times | PWM steps are not limited to the max-<br>imum PWM drive step value in Fan<br>Step Register (i.e., maximum fan step<br>setting is ignored) |
| 1     | 1       | Both the basic derivative and the step<br>derivative are used effectively causing<br>the derivative term to have double the<br>effect of the derivative term (default).                                                                         | PWM steps are not limited to the max-<br>imum PWM drive step value in Fan<br>Step Register (i.e., maximum fan step<br>setting is ignored) |

## TABLE 26-13: ERROR RANGE OPTIONS

| ERR_RNGX[1:0] |   |                  |
|---------------|---|------------------|
| 1             | 0 | Operation        |
| 0             | 0 | 0 RPM            |
| 0             | 1 | 50 RPM (default) |
| 1             | 0 | 100 RPM          |
| 1             | 1 | 200 RPM          |

## 26.9.5 GAIN REGISTER

The Gain Register The Gain Register stores the gain terms used by the proportional and integral portions of the RPM based Fan Control Algorithm. These terms will affect the FSC closed loop acquisition, overshoot, and settling as would be expected in a classic PID system.

This register only applies if the Fan Speed Control Algorithm is used.

| Offset | 05h                                                         |      |         |                |
|--------|-------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                 | Туре | Default | Reset<br>Event |
| 7:6    | RESERVED                                                    | R/W  | 00h     | -              |
| 5:4    | GAIND[1:0]                                                  | R/W  | 10h     | VCC1_R         |
|        | The derivative gain term. See Table 26-14, "Gain Decode".   |      |         | ESET           |
| 3:2    | GAINI[1:0] R/W                                              |      | 10h     | VCC1_R         |
|        | The integral gain term. See Table 26-14, "Gain Decode".     |      |         | ESET           |
| 1:0    | GAINP[1:0]                                                  | R/W  | 10h     | VCC1_R         |
|        | The proportional gain term. See Table 26-14, "Gain Decode". |      |         | ESET           |

## TABLE 26-14: GAIN DECODE

| GAIND or GAINP or GAINI [1:0] |   |                        |
|-------------------------------|---|------------------------|
| 1                             | 0 | Respective Gain Factor |
| 0                             | 0 | 1x                     |
| 0                             | 1 | 2x                     |
| 1                             | 0 | 4x (default)           |
| 1                             | 1 | 8x                     |

## 26.9.6 FAN SPIN UP CONFIGURATION REGISTER

The Fan Spin Up Configuration Register controls the settings of Spin Up Routine.

| Offset | 06h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 7:6    | DRIVE_FAIL_CNT[1:0]<br>Determines how many update cycles are used for the Drive Fail<br>detection function as shown in Table 26-15, "DRIVE_FAIL_CNT[1:0]<br>Bit Decode". This circuitry determines whether the fan can be driven<br>to the desired Tach target. These settings only apply if the Fan<br>Speed Control Algorithm is enabled.                                                                                                                                                                                               | R/W  | 00b     | VCC1_R<br>ESET |
| 5      | <ul> <li>NOKICK</li> <li>Determines if the Spin Up Routine will drive the fan to 100% duty cycle for 1/4 of the programmed spin up time before driving it at the programmed level.</li> <li>'0' (default) - The Spin Up Routine will drive the PWM to 100% for 1/4 of the programmed spin up time before reverting to the programmed spin level.</li> <li>'1' - The Spin Up Routine will not drive the PWM to 100%. It will set the drive at the programmed spin level for the entire duration of the programmed spin up time.</li> </ul> | R/W  | Ob      | VCC1_R<br>ESET |
| 4:2    | SPIN_LVL[2:0]<br>SPIN_LVL[2:0] - Determines the final drive level that is used by the<br>Spin Up Routine as shown in Table 26-16, "Spin Level".                                                                                                                                                                                                                                                                                                                                                                                           | R/W  | 110b    | VCC1_R<br>ESET |
| 1:0    | SPINUP_TIME[1:0]<br>Determines the maximum Spin Time that the Spin Up Routine will<br>run for. If a valid tachometer measurement is not detected before the<br>Spin Time has elapsed, an interrupt will be generated. When the<br>RPM based Fan Control Algorithm is active, the fan driver will<br>attempt to re-start the fan immediately after the end of the last spin<br>up attempt.<br>The Spin Time is set as shown in Table 26-17, "Spin time".                                                                                   | R/W  | 01b     | VCC1_R<br>ESET |

## TABLE 26-15: DRIVE\_FAIL\_CNT[1:0] BIT DECODE

| DRIVE_FAIL_CNT[1:0] |   |                                                                          |
|---------------------|---|--------------------------------------------------------------------------|
| 1 0                 |   | Number of Update Periods                                                 |
| 0                   | 0 | Disabled - the Drive Fail detection circuitry is disabled                |
| 0                   | 1 | 16 - the Drive Fail detection circuitry will count for 16 update periods |

# TABLE 26-15: DRIVE\_FAIL\_CNT[1:0] BIT DECODE (CONTINUED)

| DRIVE_FAIL_CNT[1:0] |   |                                                                          |
|---------------------|---|--------------------------------------------------------------------------|
| 1 0                 |   | Number of Update Periods                                                 |
| 1                   | 0 | 32 - the Drive Fail detection circuitry will count for 32 update periods |
| 1                   | 1 | 64 - the Drive Fail detection circuitry will count for 64 update periods |

## TABLE 26-16: SPIN LEVEL

|   | SPIN_LVL[2:0] |   |                     |
|---|---------------|---|---------------------|
| 2 | 1             | 0 | Spin Up Drive Level |
| 0 | 0             | 0 | 30%                 |
| 0 | 0             | 1 | 35%                 |
| 0 | 1             | 0 | 40%                 |
| 0 | 1             | 1 | 45%                 |
| 1 | 0             | 0 | 50%                 |
| 1 | 0             | 1 | 55%                 |
| 1 | 1             | 0 | 60% (default)       |
| 1 | 1             | 1 | 65%                 |

## TABLE 26-17: SPIN TIME

| SPINUP_ | TIME[1:0] |                    |
|---------|-----------|--------------------|
| 1       | 0         | Total Spin Up Time |
| 0       | 0         | 250 ms             |
| 0       | 1         | 500 ms (default)   |
| 1       | 0         | 1 sec              |
| 1       | 1         | 2 sec              |

## 26.9.7 FAN STEP REGISTER

The Fan Step Register, along with the Update Time, controls the ramp rate of the fan driver response calculated by the RPM based Fan Control Algorithm for the Derivative Options field values of "00" and "01" in the Fan Configuration 2 Register (see Table 26-12, "Derivative Options," on page 301).

The value of the register represents the maximum step size the fan driver will take for each update (see Section 26.9.3, "Fan Configuration 1 Register," on page 298).

When the maximum step size limitation is applied, if the necessary fan driver delta is larger than the Fan Step, it will be capped at the Fan Step setting and updated every Update Time ms.

The maximum step size is ignored for the Derivative Options field values of "10" and "11".

| Offset | 07h                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                       | Туре | Default | Reset<br>Event |
| 7:6    | RESERVED                                                                                          | R/W  | 00h     | -              |
| 5:0    | FAN_STEP[5:0]                                                                                     | R/W  | 10h     | VCC1_R         |
|        | The Fan Step value represents the maximum step size the fan driver will take between update times |      |         | ESET           |

## 26.9.8 FAN MINIMUM DRIVE REGISTER

the Fan Minimum Drive Register stores the minimum drive setting for the RPM based Fan Control Algorithm. The RPM based Fan Control Algorithm will not drive the fan at a level lower than the minimum drive unless the target Fan Speed is set at FFh (see "TACH Target Registers").

During normal operation, if the fan stops for any reason (including low drive), the RPM based Fan Control Algorithm will attempt to restart the fan. Setting the Fan Minimum Drive Registers to a setting that will maintain fan operation is a useful way to avoid potential fan oscillations as the control circuitry attempts to drive it at a level that cannot support fan operation.

These registers only apply if the Fan Speed Control Algorithm is used.

| Offset | 08h                                          |      |         |                |
|--------|----------------------------------------------|------|---------|----------------|
| Bits   | Description                                  | Туре | Default | Reset<br>Event |
| 7:0    | MIN_DRIVE[7:0]<br>The minimum drive setting. | R/W  | 66h     | VCC1_R<br>ESET |

**APPLICATION NOTE:** To ensure proper operation, the Fan Minimum Drive register must be set prior to setting the Tach Target High and Low Byte registers, and then the Tach Target registers can be subsequently updated. At a later time, if the Fan Minimum Drive register is changed to a value higher than current Fan value, the Tach Target registers must also be updated.

#### 26.9.9 VALID TACH COUNT REGISTER

The Valid TACH Count Register stores the maximum TACH Reading Register value to indicate that the fan is spinning properly. The value is referenced at the end of the Spin Up Routine to determine if the fan has started operating and decide if the device needs to retry. See the equation in the TACH Reading Registers section for translating the RPM to a count.

If the TACH Reading Register value exceeds the Valid TACH Count Register (indicating that the Fan RPM is below the threshold set by this count), a stalled fan is detected. In this condition, the algorithm will automatically begin its Spin Up Routine.

APPLICATION NOTE: The automatic invoking of the Spin Up Routine only applies if the Fan Speed Control Algorithm is used. If the FSC is disabled, then the device will only invoke the Spin Up Routine when the PWM setting changes from 00h.

If a TACH Target setting is set above the Valid TACH Count setting, that setting will be ignored and the algorithm will use the current fan drive setting.

These registers only apply if the Fan Speed Control Algorithm is used.

| Offset | 09h                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                      | Туре | Default | Reset<br>Event |
|        | VALID_TACH_CNT[7:0]<br>The maximum TACH Reading Register value to indicate that the fan<br>is spinning properly. | R/W  | F5h     | VCC1_R<br>ESET |

#### 26.9.10 FAN DRIVE FAIL BAND REGISTER

The Fan Drive Fail Band Registers store the number of Tach counts used by the Fan Drive Fail detection circuitry. This circuitry is activated when the fan drive setting high byte is at FFh. When it is enabled, the actual measured fan speed is compared against the target fan speed.

This circuitry is used to indicate that the target fan speed at full drive is higher than the fan is actually capable of reaching. If the measured fan speed does not exceed the target fan speed minus the Fan Drive Fail Band Register settings for a period of time longer than set by the DRIVE\_FAIL\_CNTx[1:0] bits in the Fan Spin Up Configuration Register on page 302, the DRIVE\_FAIL status bit will be set and an interrupt generated.

These registers only apply if the Fan Speed Control Algorithm is used.

| Offset | 0Ah                                                                                                        |      |                    |                |
|--------|------------------------------------------------------------------------------------------------------------|------|--------------------|----------------|
| Bits   | Description                                                                                                | Туре | Default            | Reset<br>Event |
| 15:3   | FAN_DRIVE_FAIL_BAND[12:0]<br>The number of Tach counts used by the Fan Drive Fail detection cir-<br>cuitry | RES  | 000000000<br>0000b | VCC1_R<br>ESET |
| 2:0    | RESERVED                                                                                                   | R/W  | 000b               | -              |

## 26.9.11 TACH TARGET REGISTER

The TACH Target Registers hold the target tachometer value that is maintained for the RPM based Fan Control Algorithm.

If the algorithm is enabled, setting the TACH Target Register High Byte to FFh will disable the fan driver (or set the PWM duty cycle to 0%). Setting the TACH Target to any other value (from a setting of FFh) will cause the algorithm to invoke the Spin Up Routine after which it will function normally.

These registers only apply if the Fan Speed Control Algorithm is used.

| Offset | 0Ch                                               |      |                    |                |
|--------|---------------------------------------------------|------|--------------------|----------------|
| Bits   | Description                                       | Туре | Default            | Reset<br>Event |
| 15:3   | TACH_TARGET[12:0]<br>The target tachometer value. | RES  | 1111111111<br>111b | VCC1_R<br>ESET |
| 2:0    | RESERVED                                          | R/W  | 000b               | -              |

## 26.9.12 TACH READING REGISTER

The TACH Reading Registers' contents describe the current tachometer reading for the fan. By default, the data represents the fan speed as the number of 32.768kHz clock periods that occur for a single revolution of the fan.

The Equation below shows the detailed conversion from tachometer measurement (COUNT) to RPM.

$$RPM = \frac{1}{Poles} \times \frac{(n-1)}{COUNT \times \frac{1}{m}} \times fTACH \times 60$$

where:

- Poles = number of poles of the fan (typically 2)
- fTACH = the frequency of the tachometer measurement clock
- n = number of edges measured (typically 5 for a 2 pole fan)
- m = the multiplier defined by the RANGE bits
- COUNT = TACH Reading Register value (in decimal)

The following equation shows the simplified translation of the TACH Reading Register count to RPM assuming a 2-pole fan, measuring 5 edges, with a frequency of 32.768kHz.

$$RPM = \frac{3932160 \times m}{COUNT}$$

| Offset | 0Eh                                                         |      |                    |                |
|--------|-------------------------------------------------------------|------|--------------------|----------------|
| Bits   | Description                                                 | Туре | Default            | Reset<br>Event |
| 15:3   | TACH_READING[12:0]<br>The current tachometer reading value. | RES  | 1111111111<br>111b | VCC1_R<br>ESET |
| 2:0    | RESERVED                                                    | R/W  | 000b               | -              |

## 26.9.13 PWM DRIVER BASE FREQUENCY REGISTER

- The PWM Driver Base Register controls the base PWM frequency range.

| Offset | 10h                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                      | Туре | Default | Reset<br>Event |
| 7:2    | RESERVED                                                                                                         | RES  | 000000b | -              |
| 1:0    | PWM_BASE[1:0]<br>Determines the frequency range of the PWM fan driver (when<br>enabled) as shown in Table 26-18. | R/W  | 00b     | VCC1_R<br>ESET |

# TABLE 26-18: PWM\_BASE[1:0] DECODE

| PWM_BASE[1:0] |   |               |
|---------------|---|---------------|
| 1             | 0 | PWM Frequency |
| 0             | 0 | 26.83KHz      |
| 0             | 1 | 20.87kHz      |
| 1             | 0 | 4.82kHz       |
| 1             | 1 | 2.41KHz       |

## 26.9.14 FAN STATUS REGISTER

The bits in this register are routed to interrupts.

| Offset | 11h                                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 7:6    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                      | RES  | 00b     | -              |
| 5      | <ul> <li>DRIVE_FAIL</li> <li>The bit Indicates that the RPM-based Fan Speed Control Algorithm cannot drive the Fan to the desired target setting at maximum drive.</li> <li>'0' - The RPM-based Fan Speed Control Algorithm can drive Fan to the desired target setting.</li> <li>'1' - The RPM-based Fan Speed Control Algorithm cannot drive Fan to the desired target setting at maximum drive.</li> </ul> | R/WC | Ob      | VCC1_R<br>ESET |
| 4:2    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                      | RES  | 000b    | -              |

| Offset | 11h                                                                                                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 1      | <ul> <li>FAN_SPIN</li> <li>The bit Indicates that the Spin up Routine for the Fan could not detect a valid tachometer reading within its maximum time window.</li> <li>'0' - The Spin up Routine for the Fan detected a valid tachometer reading within its maximum time window.</li> <li>'1' - The Spin up Routine for the Fan could not detect a valid tachometer reading within its maximum time window.</li> </ul> | R/WC | Ob      | VCC1_R<br>ESET |
| 0      | <ul> <li>FAN_STALL</li> <li>The bit Indicates that the tachometer measurement on the Fan detects a stalled fan.</li> <li>'0' - Stalled fan not detected.</li> <li>'1' - Stalled fan not detected.</li> </ul>                                                                                                                                                                                                           | R/WC | Ob      | VCC1_R<br>ESET |

# 27.0 GENERAL PURPOSE SERIAL PERIPHERAL INTERFACE

## 27.1 Overview

The General Purpose Serial Peripheral Interface (GP-SPI) may be used to communicate with various peripheral devices, e.g., EEPROMS, DACs, ADCs, that use a standard Serial Peripheral Interface.

Characteristics of the GP-SPI Controller include:

- 8-bit serial data transmitted and received simultaneously over two data pins in Full Duplex mode with options to transmit and receive data serially on one data pin in Half Duplex (Bidirectional) mode.
- An internal programmable clock generator and clock polarity and phase controls allowing communication with various SPI peripherals with specific clocking requirements.
- SPI cycle completion that can be determined by status polling or interrupts.
- The ability to read data in on both SPDIN and SPDOUT in parallel. This allows this SPI Interface to support dual data rate read accesses for emerging double rate SPI flashes
- Support of back-to-back reads and writes without clock stretching, provided the host can read and write the data registers within one byte transaction time.

## 27.2 References

No references have been cited for this feature.

## 27.3 Terminology

No terminology for this block.

## 27.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.





## 27.5 Signal Description

| Name    | Direction    | Description                                                                      |
|---------|--------------|----------------------------------------------------------------------------------|
| SPDIN   | Input        | Serial Data In pin                                                               |
| SPDOUT  | Input/Output | Serial Data Output pin. Switches to input when used in double-data-<br>rate mode |
| SPI_CLK | Output       | SPI Clock output used to drive the SPCLK pin.                                    |
| SPI_CS# | Output       | SPI chip select                                                                  |

#### TABLE 27-1: SIGNAL DESCRIPTION TABLE

Note: The SPI block signals that are shown in Table 27-1 are routed to the SPI pins as listed in Table 27-2.

#### TABLE 27-2: SIGNAL TO PIN NAME LOOKUP TABLE

| Block Name | Pin Name           |
|------------|--------------------|
| SPDIN      | SHD_MISO, PVT_MISO |
| SPDOUT     | SHD_MOSI, PVT_MOSI |
| SPI_CLK    | SHD_SCLK, PVT_SCLK |
| SPI_CS#    | SHD_CS0#, PVT_CS0# |

## 27.6 Host Interface

The registers defined for the General Purpose Serial Peripheral Interface are accessible by the various hosts as indicated in Section 27.12, "EC-Only Registers".

## 27.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 27.7.1 POWER DOMAINS

#### TABLE 27-3: POWER SOURCES

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
| VCC1 | The logic and registers implemented in this block are powered by this power well. |

## 27.7.2 CLOCK INPUTS

## TABLE 27-4: CLOCK INPUTS

| Name                   | Description                                         |
|------------------------|-----------------------------------------------------|
| 48 MHz Ring Oscillator | This is a clock source for the SPI clock generator. |
| 2MHz                   | This is a clock source for the SPI clock generator. |

#### 27.7.3 RESETS

#### TABLE 27-5: RESET SIGNALS

| Name       | Description                                                                          |
|------------|--------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state. |

## 27.8 Interrupts

This section defines the Interrupt Sources generated from this block.

| Source   | Description                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------|
| TXBE_STS | Transmit buffer empty status (TXBE), in the SPI Status Register, sent as an interrupt request to the Interrupt Aggregator. |
| RXBF_STS | Receive buffer full status (RXBF), in the SPI Status Register, sent as an interrupt request to the Interrupt Aggregator.   |

These status bits are also connected respectively to the DMA Controller's SPI Controller TX and RX requests signals.

## 27.9 Low Power Modes

The GP-SPI Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

## 27.10 Description

The Serial Peripheral Interface (SPI) block is a master SPI block used to communicate with external SPI devices. The SPI master is responsible for generating the SPI clock and is designed to operate in Full Duplex, Half Duplex, and Dual modes of operation. The clock source may be programmed to operated at various clock speeds. The data is transmitted serially via 8-bit transmit and receive shift registers. Communication with SPI peripherals that require transactions of varying lengths can be achieved with multiple 8-bit cycles.

This block has many configuration options: The data may be transmitted and received either MSbit or LSbit first; The SPI Clock Polarity may be either active high or active low; Data may be sampled or presented on either the rising of falling edge of the clock (referred to as the transmit clock phase); and the SPI\_CLK SPDOUT frequency may be programmed to a range of values as illustrated in Table 27-7, "SPI\_CLK Frequencies". In addition to these many programmable options, this feature has several status bits that may be enabled to notify the host that data is being transmitted or received.

#### 27.10.1 INITIATING AN SPI TRANSACTION

All SPI transactions are initiated by a write to the TX\_DATA register. No read or write operations can be initiated until the Transmit Buffer is Empty, which is indicated by a one in the TXBE status bit.

If the transaction is a write operation, the host writes the TX\_DATA register with the value to be transmitted. Writing the TX\_DATA register causes the TXBE status bit to be cleared, indicating that the value has been registered. If empty, the SPI Core loads this TX\_DATA value into an 8-bit transmit shift register and begins shifting the data out. Loading the value into the shift register causes the TXBE status bit to be asserted, indicating to software that the next byte can be written to the TX\_DATA register.

If the transaction is a read operation, the host initiates a write to the TX\_DATA register in the same manner as the write operation. Unlike the transmit command, the host must clear the RXBF status bit by reading the RX\_DATA register before writing the TX\_DATA register. This time, the host will be required to poll the RXBF status bit to determine when the value in the RX\_DATA register is valid.

Note 1: If the SPI interface is configured for Half Duplex mode, the host must still write a dummy byte to receive data.

- 2: Since RX and TX transactions are executed by the same sequence of transactions, data is always shifted into the RX\_DATA register. Therefore, every write operation causes data to be latched into the RX\_DATA register and the RXBF bit is set. This status bit should be cleared before initiating subsequent transactions. The host utilizing this SPI core to transmit SPI Data must discard the unwanted receive bytes.
- **3:** The length and order of data sent to and received from a SPI peripheral varies between peripheral devices. The SPI must be properly configured and software-controlled to communicate with each device and determine whether SPIRD data is valid slave data.

The following diagrams show sample single byte and multi-byte SPI Transactions.

# FIGURE 27-2: SINGLE BYTE SPI TX/RX TRANSACTIONS (FULL DUPLEX MODE)

| MCLK                        | Single SPI BYTE Transactions |
|-----------------------------|------------------------------|
| SPDOUT_Direction            |                              |
| TX_DATA                     | BYTE 0                       |
| Write TX_Data               |                              |
| TX_DATA Buffer Empty (TxBE) |                              |
| Rx_DATA Buffer Full (RxBF)  |                              |
| Read RX_Data                |                              |
| RX_DATA                     | BYTE 0                       |
| Data Out Shift Register     | 7 6 5 4 3 2 1 0              |
| Data In Shift Register      |                              |
| SPCLKO                      |                              |



## FIGURE 27-3: MULTI-BYTE SPI TX/RX TRANSACTIONS (FULL DUPLEX MODE)

The data may be configured to be transmitted MSB or LSB first. This is configured by the LSBF bit in the SPI Control Register. The transmit data is shifted out on the edge as selected by the TCLKPH bit in the SPI Clock Control Register. All received data can be sampled on a rising or falling SPI\_CLK edge using the RCLKPH bit in the SPI Clock Control Register This clock setting must be identical to the clocking requirements of the current SPI slave.

**Note:** Common peripheral devices require a chip select signal to be asserted during a transaction. Chip selects for SPI devices may be controlled by MEC1322 GPIO pins.

There are three types of transactions that can be implemented for transmitting and receiving the SPI data. They are Full Duplex, Half Duplex, and Dual Mode. These modes are define in Section 27.10.3, "Types of SPI Transactions".

#### 27.10.2 DMA MODE

Transmit and receive operations can use a DMA channel. Note that only one DMA channel may be enabled at a time. Setting up the DMA Controller involves specifying the device (Flash GP-SPI), direction (transmit/receive), and the start and end addresses of the DMA buffers in the closely couple memory. Please refer to the DMA Controller chapter for register programming information.

SPI transmit / DMA write: the GP-SPI block's transmit empty (TxBE) status signal is used as a write request to the DMA controller, which then fetches a byte from the DMA transmit buffer and writes it to the GP-SPI's SPI TX Data Register (SPITD). As content of the latter is transferred to the internal Tx shift register from which data is shifted out onto the SPI bus bit by bit, the Tx Empty signal is again asserted, triggering the DMA fetch-and-write cycle. The process continues until the end of the DMA buffer is reached - the DMA controller stops responding to an active Tx Empty until the buffer's address registers are reprogrammed.

SPI receive / DMA read: the AUTO\_READ bit in the SPI Control Register must be set. The driver first writes (dummy data) to the SPI TX Data Register (SPITD) to initiate the toggling of the SPI clock, enabling data to be shifted in. After one byte is received, the Rx Full (RxBF) status signal, used as a read request to the DMA controller, is asserted. The

DMA controller then reads the received byte from the GP-SPI's SPI RX Data Register (SPIRD) and stores it in the DMA receive buffer. With AUTO\_READ set, this read clears both the RxBF and TxBE. Clearing TxBE causes (dummy) data from the SPI TX Data Register (SPITD) to be transferred to the internal shift register, mimicking the effect of the aforementioned write to the SPI TX Data Register (SPITD) by the driver. SPI clock is toggled again to shift in the second read byte. This process continues until the end of the DMA buffer is reached - the DMA controller stops responding to an active Tx Empty until the buffer's address registers are reprogrammed.

## 27.10.3 TYPES OF SPI TRANSACTIONS

The GP-SPI controller can be configured to operate in three modes: Full Duplex, Half Duplex, and Dual Mode.

#### 27.10.3.1 Full Duplex

In Full Duplex Mode, serial data is transmitted and received simultaneously by the SPI master over the SPDOUT and SPDIN pins. To enable Full Duplex Mode clear SPDIN Select.

When a transaction is completed in the full-duplex mode, the RX\_DATA shift register always contains received data (valid or not) from the last transaction.

#### 27.10.3.2 Half Duplex

In Half Duplex Mode, serial data is transmitted and received sequentially over a single data line (referred to as the SPD-OUT pin). To enable Half Duplex Mode set SPDIN Select to 01b. The direction of the SPDOUT signal is determined by the BIOEN bit.

- To transmit data in half duplex mode set the BIOEN bit before writing the TX\_DATA register.
- To receive data in half duplex mode clear the BIOEN bit before writing the TX\_DATA register with a dummy byte.

**Note:** The Software driver must properly drive the BIOEN bit and store received data depending on the transaction format of the specific slave device.

#### 27.10.3.3 Dual Mode of Operation

In Dual Mode, serial data is transmitted sequentially from the SPDOUT pin and received in by the SPI master from the SPDOUT and SPDIN pins. This essentially doubles the received data rate and is often available in SPI Flash devices. To enable Dual Mode of operation the SPI core must be configured to receive data in path on the SPDIN1 and SPDIN2 inputs via SPDIN Select. The BIOEN bit determines if the SPI core is transmitting or receiving. The setting of this bit determines the direction of the SPDOUT signal. The SPDIN Select bits are configuration bits that remain static for the duration of a dual read command. The BIOEN bit must be toggled to indicate when the SPI core is transmitting and receiving.

- To transmit data in dual mode set the BIOEN bit before writing the TX\_DATA register.
- To receive data in dual mode clear the BIOEN bit before writing the TX\_DATA register with a dummy byte. The even bits (0,2,4,and 6) are received on the SPDOUT pin and the odd bits (1,3,5,and 7) are received on the SPDIN pin. The hardware assembles these received bits into a single byte and loads them into the RX\_DATA register accordingly.

The following diagram illustrates a Dual Fast Read Command that is supported by some SPI Flash devices.



## FIGURE 27-4: DUAL FAST READ FLASH COMMAND

# **Note:** When the SPI core is used for flash commands, like the Dual Read command, the host discards the bytes received during the command, address, and dummy byte portions of the transaction.

## 27.10.4 HOW BIOEN BIT CONTROLS DIRECTION OF SPDOUT BUFFER

When the SPI is configured for Half Duplex mode or Dual Mode the SPDOUT pin operates as a bi-directional signal. The BIOEN bit is used to determine the direction of the SPDOUT buffer when a byte is transmitted. Internally, the BIOEN bit is sampled to control the direction of the SPDOUT buffer when the TX\_DATA value is loaded into the transmit shift register. The direction of the buffer is never changed while a byte is being transmitted.

Since the TX\_DATA register may be written while a byte is being shifted out on the SPDOUT pin, the BIOEN bit does not directly control the direction of the SPDOUT buffer. An internal DIRECTION bit, which is a latched version of the BIOEN bit determines the direction of the SPDOUT buffer. The following list summarizes when the BIOEN bit is sampled.

- The DIRECTION bit is equal to the BIOEN bit when data is not being shifted out (i.e., SPI interface is idle).
- The hardware samples the BIOEN bit when it is shifting out the last bit of a byte to determine if the buffer needs to be turned around for the next byte.
- The BIOEN bit is also sampled any time the value in the TX\_DATA register is loaded into the shift register to be transmitted.

If a TAR (Turn-around time) is required between transmitting and receiving bytes on the SPDOUT signal, software should allow all the bytes to be transmitted before changing the buffer to an input and then load the TX\_DATA register to begin receiving bytes. If TAR greater than zero is required, software must wait for the transmission in one direction to complete before writing the TX\_DATA register to start sending/receiving in the opposite direction. This allows the SPI block to operate the same as legacy Microchip SPI devices.

#### 27.10.5 CONFIGURING THE SPI CLOCK GENERATOR

The SPI controller generates the SPI\_CLK signal to the external SPI device. The frequency of the SPI\_CLK signal is determined by one of two clock sources and the Preload value of the clock generator down counter. The clock generator toggles the SPI\_CLK output every time the counter underflows, while data is being transmitted.

```
Note: When the SPI interface is in the idle state and data is not being transmitted, the SPI_CLK signal stops in the inactive state as determined by the configuration bits.
```

The clock source to the down counter is determined by Bit CLKSRC. Either the main system clock or the 2MHz clock can be used to decrement the down counter in the clock generator logic.

The SPI\_CLK frequency is determined by the following formula:

$$\texttt{SPI\_CLK\_FREQ} = \left( \left( \frac{1}{2} \times \texttt{REFERENCE\_CLOCK} \right) / \texttt{PRELOAD} \right)$$

The REFERENCE\_CLOCK frequency is selected by CLKSRC in the SPI Clock Control Register and PRELOAD is the PRELOAD field of the SPI Clock Generator Register. The frequency can be either the 48 MHz Ring Oscillator clock or a 2MHz clock. When the PRELOAD value is 0, the REFERENCE\_CLOCK is always the 48 MHz Ring Oscillator clock and the CLKSRC bit is ignored.

Sample SPI Clock frequencies are shown in the following table:

| Clock Source | PRELOAD | SPI_CLK Frequency  |
|--------------|---------|--------------------|
| Don't Care   | 0       | 48MHz              |
| 48MHz        | 1       | 24MHz              |
| 48MHz        | 2       | 12MHz<br>(default) |
| 48MHz        | 3       | 6MHz               |
| 48MHz        | 63      | 381KHz             |
| 2MHz         | 1       | 1MHz               |
| 2MHz         | 2       | 500KHz             |
| 2MHz         | 3       | 333KHz             |
| 2MHz         | 63      | 15.9KHz            |

## TABLE 27-7: SPI\_CLK FREQUENCIES

## 27.10.6 CONFIGURING SPI MODE

In practice, there are four modes of operation that define when data should be latched. These four modes are the combinations of the SPI\_CLK polarity and phase.

The output of the clock generator may be inverted to create an active high or active low clock pulse. This is used to determine the inactive state of the SPI\_CLK signal and is used for determining the first edge for shifting the data. The polarity is selected by CLKPOL in the SPI Clock Control Register.

The phase of the clock is selected independently for receiving data and transmitting data. The receive phase is determine by RCLKPH and the transmit phase is determine by TCLKPH in the SPI Clock Control Register.

The following table summarizes the effect of CLKPOL, RCLKPH and TCLKPH.

| CLKPOL | RCLKPH | TCLKPH | Behavior                                                                                                                                                                               |
|--------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0      | 0      | 0      | Inactive state is low. First edge is rising edge.<br>Data is sampled on the rising edge.<br>Data is transmitted on the falling edge.<br>Data is valid before the first rising edge.    |
| 0      | 0      | 1      | Inactive state is low. First edge is rising edge.<br>Data is sampled on the rising edge.<br>Data is transmitted on the rising edge.                                                    |
| 0      | 1      | 0      | Inactive state is low. First edge is rising edge.<br>Data is sampled on the falling edge.<br>Data is transmitted on the falling edge.<br>Data is valid before the first rising edge.   |
| 0      | 1      | 1      | Inactive state is low. First edge is rising edge.<br>Data is sampled on the falling edge.<br>Data is transmitted on the rising edge.                                                   |
| 1      | 0      | 0      | Inactive state is high. First edge is falling edge.<br>Data is sampled on the falling edge.<br>Data is transmitted on the rising edge.<br>Data is valid before the first falling edge. |
| 1      | 0      | 1      | Inactive state is high. First edge is falling edge.<br>Data is sampled on the falling edge.<br>Data is transmitted on the falling edge.                                                |
| 1      | 1      | 0      | Inactive state is high. First edge is falling edge.<br>Data is sampled on the rising edge.<br>Data is transmitted on the rising edge.<br>Data is valid before the first falling edge.  |
| 1      | 1      | 1      | Inactive state is high. First edge is falling edge.<br>Data is sampled on the rising edge.<br>Data is transmitted on the falling edge.                                                 |

## TABLE 27-8: SPI DATA AND CLOCK BEHAVIOR

## 27.11 SPI Examples

## 27.11.1 FULL DUPLEX MODE TRANSFER EXAMPLES

## 27.11.1.1 Read Only

The slave device used in this example is a MAXIM MAX1080 10 bit, 8 channel ADC:

- The SPI block is activated by setting the enable bit in SPIAR SPI Enable Register
- The SPIMODE bit is de-asserted '0' to enable the SPI interface in Full Duplex mode.
- The CLKPOL and TCLKPH bits are de-asserted '0', and RCLKPH is asserted '1' to match the clocking requirements of the slave device.
- The LSBF bit is de-asserted '0' to indicate that the slave expects data in MSB-first order.
- Assert CS# using a GPIO pin.
- Write a valid command word (as specified by the slave device) to the SPITD SPI TX\_Data Register with TXFE asserted '1'. The SPI master automatically clears the TXFE bit indicating the byte has been put in the TX buffer. If the shift register is empty the TX\_DATA byte is loaded into the shift register and the SPI master reasserts the TXFE bit. Once the data is in the shift register the SPI master begins shifting the data value onto the SPDOUT pin and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.

- A dummy 8 bit data value (any value) is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting the dummy data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the first transmit bytes:
  - The first SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit command data to the slave. This particular slave device drives '0' on the SPDIN pin to the master while it is accepting command data. This SPIRD data is ignored.
  - Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- The final SPI cycle is initiated when another dummy 8 bit data value (any value) is written to the TX\_DATA register. Note that this value may be another dummy value or it can be a new 8 bit command to be sent to the ADC. The new command will be transmitted while the final data from the last command is received simultaneously. This overlap allows ADC data to be read every 16 SPCLK cycles after the initial 24 clock cycle. The SPI master automatically clears the TXFE bit, but does not begin shifting the dummy data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses, the second SPI cycle is complete:
- The first SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is the first half of a valid 16 bit ADC value. SPIRD is read and stored.
- Once the second SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- After 8 SPI\_CLK pulses, the final SPI cycle is complete, TXBF is asserted '1', and the SPINT interrupt is asserted (if enabled). The data now contained in SPIRD SPI RX\_Data Register is the second half of a valid 16 bit ADC value. SPIRD is read and stored.
- If a command was overlapped with the received data in the final cycle, #CS should remain asserted and the SPI master will initiate another SPI cycle. If no new command was sent, #CS is released and the SPI is idle.

#### 27.11.1.2 Read/Write

The slave device used in this example is a Fairchild NS25C640 FM25C640 64K Bit Serial EEPROM. The following subsections describe the read and write sequences.

#### Read

- The SPI block is activated by setting the enable bit in SPIAR SPI Enable Register
- The SPIMODE bit is de-asserted '0' to enable the SPI interface in Full Duplex mode.
- The CLKPOL, TCLKPH and RCLKPH bits are de-asserted '0' to match the clocking requirements of the slave device.
- The LSBF bit is de-asserted '0' to indicate that the slave expects data in MSB-first order.
- Assert CS# low using a GPIO pin.
- Write a valid command word (as specified by the slave device) to the SPITD SPI TX\_Data Register with TXFE asserted '1'. The SPI master automatically clears the TXFE bit indicating the byte has been put in the TX buffer. If the shift register is empty the TX\_DATA byte is loaded into the shift register and the SPI master reasserts the TXFE bit. Once the data is in the shift register the SPI master begins shifting the data value onto the SPDOUT pin and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, EEPROM address A15-A8 is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting the dummy data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.

- · After 8 SPI\_CLK pulses from the first transmit byte (Command Byte transmitted):
  - The first SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit command data to the slave. This particular slave device tri-states the SPDIN pin to the master while it is accepting command data. This SPIRD data is ignored.

Note: External pull-up or pull-down is required on the SPDIN pin if it is tri-stated by the slave device.

- Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (EEPROM address A15-A8) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock. Note: The particular slave device ignores address A15-A13.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, EEPROM address A7-A0 is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting this data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the second transmit byte (Address Byte (MSB) transmitted):
  - EEPROM address A15-A8 has been transmitted to the slave completing the second SPI cycle. Once again, the RXBF bit is asserted '1' and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD
     SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit address data to the slave.
  - Once the second SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (EEPROM address A7-A0) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, a dummy byte is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but
  does not begin shifting this data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until
  the TX shift register is empty.
- After 8 SPI\_CLK pulses, the third SPI cycle is complete (Address Byte (LSB) transmitted):
  - EEPROM address A7-A0 has been transmitted to the slave completing the third SPI cycle. Once again, the RXBF bit is asserted '1' and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit address data to the slave.
  - Once the third SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (dummy byte) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- If only one receive byte is required, the host would not write any more value to the TX\_DATA register until this
  transaction completes. If more than one byte of data is to be received, another dummy byte would be written to the
  TX\_DATA register (one dummy byte per receive byte is required). The SPI master automatically clears the TXFE
  bit when the TX\_DATA register is written, but does not begin shifting this data value onto the SPDOUT pin. This
  byte will remain in the TX\_DATA register until the TX shift register is empty.
- · After 8 SPI\_CLK pulses, the fourth SPI cycle is complete (First Data Byte received):
  - The dummy byte has been transmitted to the slave completing the fourth SPI cycle. Once again, the RXBF bit
    is asserted '1' and the SPINT interrupt is asserted, if enabled. Unlike the command and address phases, the
    data now contained in SPIRD SPI RX\_Data Register is the 8-bit EEPROM data since the last cycle was initiated to receive data from the slave.
  - Once the fourth SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (if any) and loads it into the TX shift register. This process will be repeated until all the desired data is received.
- The host software will read and store the EEPROM data value in SPIRD SPI RX\_Data Register.

• If no more data needs to be received by the master, CS# is released and the SPI is idle. Otherwise, master continues reading the data by writing a dummy value to the TX\_DATA register after every 8 SPI\_CLK cycles.

#### Write

- The SPI block is activated by setting the enable bit in SPIAR SPI Enable Register
- The SPIMODE bit is de-asserted '0' to enable the SPI interface in Full Duplex mode.
- The CLKPOL, TCLKPH and RCLKPH bits are de-asserted '0' to match the clocking requirements of the slave device.
- The LSBF bit is de-asserted '0' to indicate that the slave expects data in MSB-first order.
- Assert WR# high using a GPIO pin.
- Assert CS# low using a GPIO pin.
- Write a valid command word (as specified by the slave device) to the SPITD SPI TX\_Data Register with TXFE asserted '1'. The SPI master automatically clears the TXFE bit indicating the byte has been put in the TX buffer. If the shift register is empty the TX\_DATA byte is loaded into the shift register and the SPI master reasserts the TXFE bit. Once the data is in the shift register the SPI master begins shifting the data value onto the SPDOUT pin and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, EEPROM address A15-A8 is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting the dummy data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the first transmit byte (Command Byte transmitted):
  - The first SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit command data to the slave. This particular slave device tri-states the SPDIN pin to the master while it is accepting command data. This SPIRD data is ignored.

**USER'S NOTE:** External pull-up or pull-down is required on the SPDIN pin if it is tri-stated by the slave device.

- Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (EEPROM address A15-A8) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock. Note: The particular slave device ignores address A15-A13.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, EEPROM address A7-A0 is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting this data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the second transmit byte (Address Byte (MSB) transmitted):
- EEPROM address A15-A8 has been transmitted to the slave completing the second SPI cycle. Once again, the RXBF bit is asserted '1' and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD
   SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit address data to the slave.
- Once the second SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (EEPROM address A7-A0) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, a data byte (D7:D0) is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting this data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses, the third SPI cycle is complete (Address Byte (LSB) transmitted):
- EEPROM address A7-A0 has been transmitted to the slave completing the third SPI cycle. Once again, the RXBF bit is asserted '1' and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD -

SPI RX\_Data Register is invalid since the last cycle was initiated solely to transmit address data to the slave.

- Once the third SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (data byte D7:D0) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPCLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- If only one data byte is to be written, the host would not write any more values to the TX\_DATA register until this transaction completes. If more than one byte of data is to be written, another data byte would be written to the TX\_DATA register. The SPI master automatically clears the TXFE bit when the TX\_DATA register is written, but does not begin shifting this data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses, the fourth SPI cycle is complete (First Data Byte transmitted):
  - The data byte has been transmitted to the slave completing the fourth SPI cycle. Once again, the RXBF bit is asserted '1' and the SPINT interrupt is asserted, if enabled. Like the command and address phases, the data now contained in SPIRD SPI RX\_Data Register is invalid since the last cycle was initiated to transmit data to the slave.
  - Once the fourth SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (if any) and loads it into the TX shift register. This process will be repeated until all the desired data is transmitted.
- If no more data needs to be transmitted by the master, CS# and WR# are released and the SPI is idle.

#### 27.11.2 HALF DUPLEX (BIDIRECTIONAL MODE) TRANSFER EXAMPLE

The slave device used in this example is a National LM74 12 bit (plus sign) temperature sensor.

- The SPI block is activated by setting the enable bit in SPIAR SPI Enable Register
- The SPIMODE bit is asserted '1' to enable the SPI interface in Half Duplex mode.
- The CLKPOL, TCLKPH and RCLKPH bits are de-asserted '0' to match the clocking requirements of the slave device.
- The LSBF bit is de-asserted '0' to indicate that the slave expects data in MSB-first order.
- · BIOEN is asserted '0' to indicate that the first data in the transaction is to be received from the slave.
- Assert CS# using a GPIO pin.

//Receive 16-bit Temperature Reading

- Write a dummy command byte (as specified by the slave device) to the SPITD SPI TX\_Data Register with TXFE asserted '1'. The SPI master automatically clears the TXFE bit indicating the byte has been put in the TX buffer. If the shift register is empty the TX\_DATA byte is loaded into the shift register and the SPI master reasserts the TXFE bit. Once the data is in the shift register the SPI master begins shifting the data value onto the SPDOUT pin and drives the SPI\_CLK pin. This data is lost because the output buffer is disabled. Data on the SPDIN pin is sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, another dummy byte is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting the dummy data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the first receive byte
  - The first SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is the first half of the 16 bit word containing the temperature data.
- Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (dummy byte 2) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.

//Transmit next reading command

- BIOEN is asserted '1' to indicate that data will now be driven by the master.
- Next, a command byte is written to the TX\_DATA register. This value is the first half of a 16 bit command to be sent to temperature sensor peripheral. The SPI master automatically clears the TXFE bit, but does not begin shifting the command data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty. This data will be transmitted because the output buffer is enabled. Data on the SPDIN pin is sampled on each clock.
- After 8 SPI\_CLK pulses from the second receive byte:
  - The second SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD - SPI RX\_Data Register is the second half of the 16 bit word containing the temperature data.
  - Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (command byte 1) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Next, the second command byte is written to the TX\_DATA register. The SPI master automatically clears the TXFE bit, but does not begin shifting the command data value onto the SPDOUT pin. This byte will remain in the TX\_DATA register until the TX shift register is empty.
- After 8 SPI\_CLK pulses from the first transmit byte:
  - The third SPI cycle is complete, RXBF bit is asserted '1', and the SPINT interrupt is asserted, if enabled. The data now contained in SPIRD SPI RX\_Data Register is invalid, since this command was used to transmit the first command byte to the SPI slave.
  - Once the first SPI cycle is completed, the SPI master takes the pending data in the TX\_DATA register (command byte 2) and loads it into the TX shift register. Loading the shift register automatically asserts the TXFE bit, begins shifting the dummy data value onto the SPDOUT pin, and drives the SPI\_CLK pin. Data on the SPDIN pin is also sampled on each clock.
- Once the TXFE bit is asserted the SPI Master is ready to transmit or receive its next byte. Before writing the next TX\_DATA value, software must clear the RXBF status bit by reading the SPIRD SPI RX\_Data Register.
- Since no more data needs to be transmitted, the host software will wait for the RXBF status bit to be asserted indicating the second command byte was transmitted successfully.
- · CS# is de-asserted.

## 27.12 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the General Purpose Serial Peripheral Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

## TABLE 27-9:EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance                                 | Instance<br>Number | Host | Address Space                    | Base Address |
|------------------------------------------------|--------------------|------|----------------------------------|--------------|
| General Purpose Serial<br>Peripheral Interface | 0                  | EC   | 32-bit internal<br>address space | 4000_9400h   |
| (GP-SPI)                                       | 1                  | EC   | 32-bit internal<br>address space | 4000_9480h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

**Note:** The Shared SPI controller is instance 0 and the Private SPI is instance 1 of the General Purpose Serial Peripheral Interface (GP-SPI) block.

## TABLE 27-10: EC-ONLY REGISTER SUMMARY

| Offset | Register Name                |
|--------|------------------------------|
| 0h     | SPI Enable Register          |
| 4h     | SPI Control Register         |
| 8h     | SPI Status Register          |
| Ch     | SPI TX_Data Register         |
| 10h    | SPI RX_Data Register         |
| 14h    | SPI Clock Control Register   |
| 18h    | SPI Clock Generator Register |

## 27.12.1 SPI ENABLE REGISTER

| Offset | 00h                                                                                                                                                                                           |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 31:1   | Reserved                                                                                                                                                                                      | R    | -       | -              |
| 0      | ENABLE                                                                                                                                                                                        | R/W  | 0h      | VCC1_R<br>ESET |
|        | <ul> <li>1=Enabled. The device is fully operational</li> <li>0=Disabled. Clocks are gated to conserve power and the SPDOUT<br/>and SPI_CLK signals are set to their inactive state</li> </ul> |      |         |                |

## 27.12.2 SPI CONTROL REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:7   | Reserved                                                                                                                                                                                                                                                                                                                                                             | R    | -       | -              |
| 6      | SPI Chip Select Enable.<br>1= SPI_CS# output signal is asserted, i.e., driven to logic '0'                                                                                                                                                                                                                                                                           | R/W  | 0h      | VCC1_R<br>ESET |
| 5      | <ul> <li>0= SPI_CS# output signal is deasserted, i.e., driven to logic '1'</li> <li>AUTO_READ</li> <li>Auto Read Enable.</li> <li>1=A read of the SPI RX_DATA Register will clear both the RXBF status bit and the TXBE status bit</li> <li>0=A read of the SPI RX_DATA Register will clear the RXBF status bit. The TXBE status bit will not be modified</li> </ul> | R/W  | Oh      | VCC1_R<br>ESET |
| 4      | SOFT_RESET<br>Soft Reset is a self-clearing bit. Writing zero to this bit has no effect.<br>Writing a one to this bit resets the entire SPI Interface, including all<br>counters and registers back to their initial state.                                                                                                                                          | R/W  | 0h      | VCC1_R<br>ESET |
| 3:2    | SPDIN_SELECT<br>The SPDIN Select which SPI input signals are enabled when the<br>BIOEN bit is configured as an input.<br>1xb=SPDIN1 and SPDIN2. Select this option for Dual Mode<br>01b=SPDIN2 only. Select this option for Half Duplex<br>00b=SPDIN1 only. Select this option for Full Duplex                                                                       | R/W  | Oh      | VCC1_R<br>ESET |

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 1      | <ul> <li>BIOEN</li> <li>Bidirectional Output Enable control. When the SPI is configured for<br/>Half Duplex mode or Dual Mode the SPDOUT pin operates as a bi-<br/>directional signal. The BIOEN bit is used by the internal DIRECTION<br/>bit to control the direction of the SPDOUT buffers. The direction of<br/>the buffer is never changed while a byte is being transmitted.</li> <li>1=The SPDOUT_Direction signal configures the SPDOUT signal as<br/>an output.</li> <li>0=The SPDOUT_Direction signal configures the SPDOUT signal as<br/>an input.</li> <li>See Section 27.10.4, "How BIOEN Bit Controls Direction of SPD-<br/>OUT Buffer" for details on the use of BIOEN.</li> </ul> | R/W  | 1h      | VCC1_R<br>ESET |
| 0      | LSBF<br>Least Significant Bit First                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W  | 0h      | VCC1_R<br>ESET |
|        | 1= The data is transferred in LSB-first order.<br>0= The data is transferred in MSB-first order. (default)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |

## 27.12.3 SPI STATUS REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:3   | Reserved                                                                                                                                                                                                                                                                             | R    | -       | -              |
| 2      | ACTIVE                                                                                                                                                                                                                                                                               | R    | 0h      | VCC1_R<br>ESET |
| 1      | RXBF<br>Receive Data Buffer Full status. When this bit is '1' the Rx_Data buf-<br>fer is full. Reading the SPI RX_Data Register clears this bit. This sig-<br>nal may be used to generate a SPI_RX interrupt to the EC.<br>1=RX_Data buffer is full<br>0=RX_Data buffer is not full  | R    | 0h      | VCC1_R<br>ESET |
| 0      | TXBE<br>Transmit Data Buffer Empty status. When this bit is '1' the Tx_Data<br>buffer is empty. Writing the SPI TX_Data Register clears this bit. This<br>signal may be used to generate a SPI_TX interrupt to the EC.<br>1=TX_Data buffer is empty<br>0=TX_Data buffer is not empty | R    | 1h      | VCC1_R<br>ESET |

# 27.12.4 SPI TX\_DATA REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R    | -       | -              |
| 7:0    | TX_DATA<br>A write to this register when the Tx_Data buffer is empty (TXBE in<br>the SPI Status Register is '1') initiates a SPI transaction. The byte<br>written to this register will be loaded into the shift register and the<br>TXBE flag will be asserted. This indicates that the next byte can be<br>written into the TX_DATA register. This byte will remain in the TX<br>DATA register until the SPI core has finished shifting out the previ-<br>ous byte. Once the shift register is empty, the hardware will load the<br>pending byte into the shift register and once again assert the TxBE<br>bit.<br>The TX_DATA register must not be written when the TXBE bit is<br>zero. Writing this register may overwrite the transmit data before it is<br>loaded into the shift register. | R/W  | Oh      | VCC1_R<br>ESET |

# 27.12.5 SPI RX\_DATA REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R    | -       | -              |
| 7:0    | RX_DATA<br>This register is used to read the value returned by the external SPI<br>device. At the end of a byte transfer the RX_DATA register contains<br>serial input data (valid or not) from the last transaction and the RXBF<br>bit is set to one. This status bit indicates that the RX_DATA register<br>has been loaded with a the serial input data. The RX_DATA register<br>should not be read before the RXBF bit is set.<br>The RX_DATA register must be read, clearing the RXBF status bit<br>before writing the TX_DATA register. The data in the receive shift<br>register is only loaded into the RX_DATA register when this bit is<br>cleared. If a data byte is pending in the receive shift register and the<br>RXBF status flag will be asserted. Software should read the RX<br>DATA register twice before starting a new transaction to make sure<br>the RX_DATA buffer and shift register are both empty. | R/W  | 0h      | VCC1_R<br>ESET |

# 27.12.6 SPI CLOCK CONTROL REGISTER

This register should not be changed during an active SPI transaction.

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Туре | Default | Reset<br>Event |
| 31:5   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R    | -       | -              |
| 4      | CLKSRC<br>Clock Source for the SPI Clock Generator. This bit should not be<br>changed during a SPI transaction. When the field PRELOAD in the<br>SPI Clock Generator Register is 0, this bit is ignored and the Clock<br>Source is always the main system clock (the equivalent of setting<br>this bit to '0').                                                                                                                                                                                                                                                                                                                    | R/W  | Oh      | VCC1_R<br>ESET |
|        | 1=2MHz<br>0=48 MHz Ring Oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
| 3      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R    | -       | -              |
| 2      | CLKPOL<br>SPI Clock Polarity.<br>1=The SPI_CLK signal is high when the interface is idle and the first<br>clock edge is a falling edge<br>0=The SPI_CLK is low when the interface is idle and the first clock<br>edge is a rising edge                                                                                                                                                                                                                                                                                                                                                                                             | R/W  | Oh      | VCC1_R<br>ESET |
| 1      | <ul> <li>RCLKPH</li> <li>Receive Clock Phase, the SPI_CLK edge on which the master will sample data. The receive clock phase is not affected by the SPI Clock Polarity.</li> <li>1=Valid data on SPDIN signal is expected after the first SPI_CLK edge. This data is sampled on the second and following even SPI_CLK edges (i.e., sample data on falling edge)</li> <li>0=Valid data is expected on the SPDIN signal on the first SPI_CLK edge. This data is sampled on the first and following odd SPI_CLK edge. This data is sampled on the first and following odd SPI_CLK edges (i.e., sample data on rising edge)</li> </ul> | R/W  | 1h      | VCC1_R<br>ESET |
| 0      | <ul> <li>TCLKPH</li> <li>Transmit Clock Phase, the SPCLK edge on which the master will clock data out. The transmit clock phase is not affected by the SPI Clock Polarity.</li> <li>1=Valid data is clocked out on the first SPI_CLK edge on SPDOUT signal. The slave device should sample this data on the second and following even SPI_CLK edges (i.e., sample data on falling edge)</li> <li>0=Valid data is clocked out on the SPDOUT signal prior to the first SPI_CLK edge. The slave device should sample this data on the first and following odd SPI_CLK edges (i.e., sample data on rising edge)</li> </ul>             | R/W  | Oh      | VCC1_R<br>ESET |

# 27.12.7 SPI CLOCK GENERATOR REGISTER

| Offset | 00h                                           |      |         |                |
|--------|-----------------------------------------------|------|---------|----------------|
| Bits   | Description                                   | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                      | R    | -       | -              |
| 5:0    | PRELOAD<br>SPI Clock Generator Preload value. | R/W  | 2h      | VCC1_R<br>ESET |

# 28.0 BLINKING/BREATHING PWM

# 28.1 Introduction

LEDs are used in computer applications to communicate internal state information to a user through a minimal interface. Typical applications will cause an LED to blink at different rates to convey different state information. For example, an LED could be full on, full off, blinking at a rate of once a second, or blinking at a rate of once every four seconds, in order to communicate four different states.

As an alternative to blinking, an LED can "breathe", that is, oscillate between a bright state and a dim state in a continuous, or apparently continuous manner. The rate of breathing, or the level of brightness at the extremes of the oscillation period, can be used to convey state information to the user that may be more informative, or at least more novel, than traditional blinking.

The blinking/breathing hardware is implemented using a PWM. The PWM can be driven either by the 48 MHz clock or by a 32.768 KHz clock input. When driven by the 48 MHz clock, the PWM can be used as a standard 8-bit PWM in order to control a fan. When used to drive blinking or breathing LEDs, the 32.768 KHz clock source is used.

Features:

- Each PWM independently configurable
- · Each PWM configurable for LED blinking and breathing output
- Highly configurable breathing rate from 60ms to 1min
- Non-linear brightness curves approximated with 8 piece wise-linear segments
- · All LED PWMs can be synchronized
- · Each PWM configurable for 8-bit PWM support
- Multiple clock rates
- Configurable Watchdog Timer

## 28.2 Interface

This block is designed to drive a pin on the pin interface and to be accessed internally via a registered host interface.

## FIGURE 28-1: I/O DIAGRAM OF BLOCK



## 28.3 Signal Description

#### TABLE 28-1: SIGNAL DESCRIPTION

| Name       | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM Output | Output    | Output of PWM                                                                                                                                                                                                                                                                                                                                                                                           |
|            |           | By default, the PWM pin is configured to be active high: when the<br>PWM is configured to be fully on, the pin is driving high. When the<br>PWM is configured to be fully off, the pin is low. If firmware requires<br>the Blinking/Breathing PWM to be active low, the Polarity bit in the<br>GPIO Pin Control Register associated with the PWM can be set to<br>1, which inverts the output polarity. |

#### 28.4 Host Interface

The blinking/breathing PWM block is accessed by a controller over the standard register interface.

## 28.5 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 28.5.1 POWER DOMAINS

#### TABLE 28-2: POWER SOURCES

| Name | Description                                                              |
|------|--------------------------------------------------------------------------|
| VCC1 | Main power. The source of main power for the device is system dependent. |

#### 28.5.2 CLOCK INPUTS

#### TABLE 28-3: CLOCK INPUTS

| Name                   | Description      |
|------------------------|------------------|
| 32KHz_Clk              | 32.768 KHz clock |
| 48 MHz Ring Oscillator | 48 MHz clock     |

28.5.3 RESETS

#### TABLE 28-4: RESET SIGNALS

| Name       | Description |
|------------|-------------|
| VCC1_RESET | Block reset |

#### 28.6 Interrupts

Each PWM can generate an interrupt. The interrupt is asserted for one 48 MHz clock period whenever the PWM WDT times out. The PWM WDT is described in Section 28.8.3.1, "PWM WDT," on page 332.

**Note:** PWM\_WDT[0], PWM\_WDT[1], PWM\_WDT[2], PWM\_WDT[3] bits in the GIRQ17 and GIRQ18 registers are the interrupt source bits for the three instances of the Blinking/Breathing PWM in the MEC1322.

#### TABLE 28-5:EC INTERRUPTS

| Source  | Description           |
|---------|-----------------------|
| PWM_WDT | PWM watchdog time out |

# 28.7 Low Power Mode

The Blinking/Breathing PWM may be put into a low power mode by the chip-level power, clocks, and reset (PCR) circuitry. The low power mode is only applicable when the Blinking/Breathing PWM is operating in the General Purpose PWM mode. When the low speed clock mode is selected, the blinking/breathing function continues to operate, even when the 48 MHz clock is stopped. Low power mode behavior is summarized in the following table:

| CLOCK_S<br>OURCE | CONTROL | Mode                | Low Power<br>Mode                                     | Description                                                                              |  |
|------------------|---------|---------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| Х                | '00'b   | PWM 'OFF'           | PWM 'OFF'     Yes     C       Breathing     Yes     r |                                                                                          |  |
| Х                | '01'b   | Breathing           |                                                       |                                                                                          |  |
| 1                | '10'b   | General Purpose PWM | No                                                    | 48 MHz clock is required,<br>even when a sleep com-<br>mand to the block is<br>asserted. |  |
| 0                | '10'b   | Blinking            | Yes                                                   | 32.768 KHz clock is required.                                                            |  |
| Х                | '11'b   | PWM 'ON'            | Yes                                                   |                                                                                          |  |

TABLE 28-6: LOW POWER MODE BEHAVIOR

**Note:** In order for the MEC1322 to enter its.heavy and deep sleep states, the SLEEP\_ENABLE input for all Blinking/Breathing PWM instances must be asserted, even if the PWMs are configured to use the low speed clock.

# 28.8 Description

#### 28.8.1 BREATHING

If an LED blinks rapidly enough, the eye will interpret the light as reduced brightness, rather than a blinking pattern. Therefore, if the blinking period is short enough, modifying the duty cycle will set the apparent brightness, rather than a blinking rate. At a blinking rate of 128Hz or greater, almost all people will perceive a continuous light source rather than an intermittent pattern.

Because making an LED appear to breathe is an aesthetic effect, the breathing mechanism must be adjustable or customers may find the breathing effect unattractive. There are several variables that can affect breathing appearance, as described below.

The following figure illustrates some of the variables in breathing:

# FIGURE 28-2: BREATHING LED EXAMPLE



The breathing range of and LED can range between full on and full off, or in a range that falls within the full-on/full-off range, as shown in this figure. The ramp time can be different in different applications. For example, if the ramp time was 1 second, the LED would appear to breathe quickly. A time of 2 seconds would make the LED appear to breathe more leisurely.

The breathing pattern can be clipped, as shown in the following figure, so that the breathing effect appears to pause at its maximum and minimum brightnesses:



# FIGURE 28-3: CLIPPING EXAMPLE

The clipping periods at the two extremes can be adjusted independently, so that for example an LED can appear to breathe (with a short delay at maximum brightness) followed by a longer "resting" period (with a long delay at minimum brightness).

The brightness can also be changed in a non-linear fashion, as shown in the following figure:

# FIGURE 28-4: EXAMPLE OF A SEGMENTED CURVE



In this figure, the rise and fall curves are implemented in 4 linear segments and are the rise and fall periods are symmetric.

The breathing mode uses the 32.768 KHz clock for its time base.

#### 28.8.2 BLINKING

When configured for blinking, a subset of the hardware used in breathing is used to implement the blinking function. The PWM (an 8-bit accumulator plus an 8-bit duty cycle register) drives the LED directly. The Duty Cycle register is programmed directly by the user, and not modified further. The PWM accumulator is configured as a simple 8-bit up counter. The counter uses the 32.768 KHz clock, and is pre-scaled by the Delay counter, to slow the PWM down from the 128Hz provided by directly running the PWM on the 32.768 KHz clock.

With the pre-scaler, the blink rate of the LED could be as fast as 128Hz (which, because it is blinking faster than the eye can distinguish, would appear as a continuous level) to 0.03125Hz (that is, with a period of 7.8ms to 32 seconds). Any duty cycle from 0% (0h) to 100% (FFh) can be configured, with an 8-bit precision. An LED with a duty cycle value of 0h will be fully off, while an LED with a duty cycle value of FFh will be fully on.

In Blinking mode the PWM counter is always in 8-bit mode.

Table 28-7, "LED Blink Configuration Examples" shows some example blinking configurations:

| Prescale | Duty Cycle | Blink Frequency | Blink                 |
|----------|------------|-----------------|-----------------------|
| 000h     | 00h        | 128Hz           | full off              |
| 000h     | FFh        | 128Hz           | full on               |
| 001h     | 40h        | 64Hz            | 3.9ms on, 11.6ms off  |
| 003h     | 80h        | 32Hz            | 15.5ms on, 15.5ms off |
| 07Fh     | 20h        | 1Hz             | 125ms on, 0.875s off  |
| 0BFh     | 16h        | 0.66Hz          | 125ms on, 1.375s off  |
| 0FFh     | 10h        | 0.5Hz           | 125ms on, 1.875s off  |
| 180h     | 0Bh        | 0.33Hz          | 125ms on, 2.875s off  |
| 1FFh     | 40h        | 0.25Hz          | 1s on, 3s off         |

TABLE 28-7:LED BLINK CONFIGURATION EXAMPLES

The Blinking and General Purpose PWM modes share the hardware used in the breathing mode. The Prescale value is derived from the LD field of the LED\_DELAY register and the Duty Cycle is derived from the MIN field of the LED\_LIM-ITS register.

#### TABLE 28-8: BLINKING MODE CALCULATIONS

| Parameter | Unit    | Equation                                  |
|-----------|---------|-------------------------------------------|
| Frequency | Hz      | (32KHz_Clk frequency) /(PRESCALE + 1)/255 |
| 'H' Width | Seconds | (1/PERIOD) x (DutyCycle/255)              |
| 'L' Width | Seconds | (1/PERIOD) x (255 - DutyCycle)            |

#### 28.8.3 GENERAL PURPOSE PWM

When used in the Blinking configuration with the 48 MHz Ring Oscillator, the LED module can be used as a generalpurpose programmable Pulse-Width Modulator with an 8-bit programmable pulse width. It can be used for fan speed control, sound volume, etc. With the 48 MHz Ring Oscillator source, the PWM frequency can be configured in the range shown in Table 28-9.

#### TABLE 28-9: PWM CONFIGURATION EXAMPLES

| Prescale | PWM Frequency |
|----------|---------------|
| 000h     | 187.5 KHz     |
| 001h     | 93.75 KHz     |
| 003h     | 46.875 KHz    |
| 006h     | 26.8 KHz      |
| 00Bh     | 15.625 KHz    |
| 07Fh     | 1.46 KHz      |
| 1FFh     | 366 Hz        |
| FFFh     | 46 Hz         |

| Parameter | Unit    | Equation                                                  |
|-----------|---------|-----------------------------------------------------------|
| Frequency | Hz      | (48 MHz Ring Oscillator frequency) / (PRESCALE + 1) / 255 |
| 'H' Width | Seconds | (1/PERIOD) x (DutyCycle/255)                              |
| 'L' Width | Seconds | (1/PERIOD) x (255 - DutyCycle)                            |

#### TABLE 28-10: GENERAL PURPOSE PWM MODE CALCULATIONS

#### 28.8.3.1 PWM WDT

When the PWM is configured as a general-purpose PWM (in the Blinking configuration with the 48 MHz clock), the PWM includes a Watch Dog Timer (WDT). The WDT consists of an internal 8-bit counter and an 8-bit reload value (the field WDTLD in LED Configuration Register register). The internal counter is loaded with the reset value of WDTLD (14h, or 4 seconds) on system VCC1\_RESET and loaded with the contents of WDTLD whenever either the LED Configuration Register register is written or the MIN byte in the LED Limits Register register is written (the MIN byte controls the duty cycle of the PWM).

Whenever the internal counter is non-zero, it is decremented by 1 for every tick of the 5 Hz clock. If the counter decrements from 1 to 0, a WDT Terminal Count causes an interrupt to be generated and reset sets the CONTROL bit in the LED Configuration Register to 3h, which forces the PWM to be full on. No other PWM registers or fields are affected.

If the 5 Hz clock halts, the watchdog timer stops decrementing but retains its value, provided the device continues to be powered. When the 5 Hz clock restarts, the watchdog counter will continue decrementing where it left off.

Setting the WDTLD bits to 0 disables the PWM WDT. Other sample values for WDTLD are:

01h = 200 ms

02h = 400 ms

03h = 600 ms

04h = 800 ms

• • •

14h = 4seconds

FFh = 51 seconds

## 28.9 Implementation

In addition to the registers described in Section 28.10, "EC-Only Registers", the PWM is implemented using a number of components that are interconnected differently when configured for breathing operation and when configured for blinking/PWM operation.

# 28.9.1 BREATHING CONFIGURATION

The **PSIZE** parameter can configure the PWM to one of three modes: 8-bit, 7-bit and 6-bit. The **PERIOD CTR** counts ticks of its input clock. In 8-bit mode, it counts from 0 to 255 (that is, 256 steps), then repeats continuously. In this mode, a full cycle takes 7.8ms (128Hz). In 7-bit mode it counts from 0 to 127 (128 steps), and a full cycle takes 3.9ms (256Hz). In 6-bit mode it counts from 0 to 63 (64 steps) and a full cycle takes 1.95ms (512Hz).

The output of the LED circuit is asserted whenever the **PERIOD CTR** is less than the contents of the **DUTY CYCLE** register. The appearance of breathing is created by modifying the contents of the **DUTY CYCLE** register in a continuous manner. When the LED control is off the internal counters and registers are all reset to 0 (i.e. after a write setting the **RESET** bit in the LED Configuration Register Register.) Once enabled, the **DUTY CYCLE** register is increased by an amount determined by the LED\_STEP register and at a rate determined by the **DELAY** counter. Once the duty cycle reaches its maximum value (determined by the field MAX), the duty cycle is held constant for a period determined by the field HD. Once the hold time is complete, the **DUTY CYCLE** register is decreased, again by an amount determined by the LED\_STEP register and at a rate determined by the **DELAY** counter. When the duty cycle then falls at or below the minimum value (determined by the field MIN), the duty cycle is held constant for a period determined by the field HD. Once the hold time is complete, the cycle repeats, with the duty cycle oscillating between MIN and MAX.

The rising and falling ramp times as shown in FIGURE 28-3: Clipping Example on page 330 can be either symmetric or asymmetric depending on the setting of the SYMMETRY bit in the LED Configuration Register Register. In Symmetric mode the rising and falling ramp rates have mirror symmetry; both rising and falling ramp rates use the same (all) 8

segments fields in each of the following registers (see Table 28-11): the LED Update Stepsize Register register and the LED Update Interval Register register. In Asymmetric mode the rising ramp rate uses 4 of the 8 segments fields and the falling ramp rate uses the remaining 4 of the 8 segments fields (see Table 28-11).

The parameters MIN, MAX, HD, LD and the 8 fields in LED\_STEP and LED\_INT determine the brightness range of the LED and the rate at which its brightness changes. See the descriptions of the fields in Section 28.10, "EC-Only Registers", as well as the examples in Section 28.9.3, "Breathing Examples" for information on how to set these fields.

| Rising/ Falling<br>Ramp Times<br>in Figure 28-3,<br>"Clipping Example" | Duty Cycle | Segment Index | Symmetric Mode Register Fields Utilized |             |  |  |  |
|------------------------------------------------------------------------|------------|---------------|-----------------------------------------|-------------|--|--|--|
| Х                                                                      | 000xxxxb   | 000b          | STEP[0]/INT[0]                          | Bits[3:0]   |  |  |  |
| Х                                                                      | 001xxxxxb  | 001b          | STEP[1]/INT[1]                          | Bits[7:4]   |  |  |  |
| Х                                                                      | 010xxxxxb  | 010b          | STEP[2]/INT[2]                          | Bits[11:8]  |  |  |  |
| Х                                                                      | 011xxxxxb  | 011b          | STEP[3]/INT[3]                          | Bits[15:12] |  |  |  |
| Х                                                                      | 100xxxxxb  | 100b          | STEP[4]/INT[4]                          | Bits[19:16] |  |  |  |
| Х                                                                      | 101xxxxxb  | 101b          | STEP[5]/INT[5]                          | Bits[23:20] |  |  |  |
| Х                                                                      | 110xxxxxb  | 110b          | STEP[6]/INT[6]                          | Bits[27:24] |  |  |  |
| Х                                                                      | 111xxxxxb  | 111b          | STEP[7]/INT[7]                          | Bits[31:28] |  |  |  |
| Note: In Symmetric Mode the Segment Index[2:0] = Duty Cycle Bits[7:5]  |            |               |                                         |             |  |  |  |

 TABLE 28-11:
 SYMMETRIC BREATHING MODE REGISTER USAGE

| <b>Rising/ Falling</b><br><b>Ramp Times</b><br><b>in</b> Figure 28-3,<br>"Clipping Example" | Duty Cycle                                                                                                                                                                                                             | Segment Index | Asymmetric Mode Re | Register Fields Utilized |  |  |  |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|--------------------------|--|--|--|
| Rising                                                                                      | 00xxxxxb                                                                                                                                                                                                               | 000b          | STEP[0]/INT[0]     | Bits[3:0]                |  |  |  |
| Rising                                                                                      | 01xxxxxb                                                                                                                                                                                                               | 001b          | STEP[1]/INT[1]     | Bits[7:4]                |  |  |  |
| Rising                                                                                      | 10xxxxxb                                                                                                                                                                                                               | 010b          | STEP[2]/INT[2]     | Bits[11:8]               |  |  |  |
| Rising                                                                                      | 11xxxxxb                                                                                                                                                                                                               | 011b          | STEP[3]/INT[3]     | Bits[15:12]              |  |  |  |
| falling                                                                                     | 00xxxxxb                                                                                                                                                                                                               | 100b          | STEP[4]/INT[4]     | Bits[19:16]              |  |  |  |
| falling                                                                                     | 01xxxxxb                                                                                                                                                                                                               | 101b          | STEP[5]/INT[5]     | Bits[23:20]              |  |  |  |
| falling                                                                                     | 10xxxxxb                                                                                                                                                                                                               | 110b          | STEP[6]/INT[6]     | Bits[27:24]              |  |  |  |
| falling                                                                                     | 11xxxxxb                                                                                                                                                                                                               | 111b          | STEP[7]/INT[7]     | Bits[31:28]              |  |  |  |
|                                                                                             | <b>Note:</b> In Asymmetric Mode the Segment_Index[2:0] is the bit concatenation of following: Segment_Index[2] = (FALLING RAMP TIME in Figure 28-3, "Clipping Example") and Segment_Index[1:0] = Duty Cycle Bits[7:6]. |               |                    |                          |  |  |  |

#### 28.9.2 BLINKING CONFIGURATION

The Delay counter and the PWM counter are the same as in the breathing configuration, except in this configuration they are connected differently. The Delay counter is clocked on either the 32.768 KHz clock or the 48 MHz clock, rather than the output of the PWM. The PWM counter is clocked by the zero output of the Delay counter, which functions as a prescalar for the input clocks to the PWM. The Delay counter is reloaded from the LD field of the LED\_DELAY register. When the LD field is 0 the input clock is passed directly to the PWM counter without prescaling. In Blinking/PWM mode the PWM counter is always 8-bit, and the PSIZE parameter has no effect.

The frequency of the PWM pulse waveform is determined by the formula:

$$f_{PWM} = \frac{f_{clock}}{(256 \times (LD+1))}$$

where  $f_{PWM}$  is the frequency of the PWM,  $f_{clock}$  is the frequency of the input clock (32.768 KHz clock or 48 MHz clock) and LD is the contents of the LD field.

| Note: | At a duty cycle value of 00h (in the MIN register), the LED output is fully off. At a duty cycle value of 255h, |
|-------|-----------------------------------------------------------------------------------------------------------------|
|       | the LED output is fully on. Alternatively, In order to force the LED to be fully on, firmware can set the CON-  |
|       | TROL field of the Configuration register to 3 (always on).                                                      |

The other registers in the block do not affect the PWM or the LED output in Blinking/PWM mode.

## 28.9.3 BREATHING EXAMPLES

#### 28.9.3.1 Linear LED brightness change

In this example, the brightness of the LED increases and diminishes in a linear fashion. The entire cycle takes 5 seconds. The rise time and fall time are 1.6 seconds, with a hold time at maximum brightness of 200ms and a hold time at minimum brightness of 1.6 seconds. The LED brightness varies between full off and full on. The PWM size is set to 8bit, so the time unit for adjusting the PWM is approximately 8ms. The registers are configured as follows:

| <b>TABLE 28-13:</b> | LINEAR EXAMPLE CONFIGURATION |
|---------------------|------------------------------|
|---------------------|------------------------------|

| Field                               |           | Value            |      |      |      |      |      |      |  |  |
|-------------------------------------|-----------|------------------|------|------|------|------|------|------|--|--|
| PSIZE                               | 8-bit     | i-bit            |      |      |      |      |      |      |  |  |
| MAX                                 | 255       |                  |      |      |      |      |      |      |  |  |
| MIN                                 | 0         | )                |      |      |      |      |      |      |  |  |
| HD                                  | 25 ticks  | 25 ticks (200ms) |      |      |      |      |      |      |  |  |
| LD                                  | 200 ticks | s (1.6s)         |      |      |      |      |      |      |  |  |
| Duty cycle most<br>significant bits | 000b      | 001b             | 010b | 011b | 100b | 101b | 110b | 1110 |  |  |
| LED_INT                             | 8         | 8                | 8    | 8    | 8    | 8    | 8    | 8    |  |  |
| LED_STEP                            | 10        | 10               | 10   | 10   | 10   | 10   | 10   | 10   |  |  |





## 28.9.3.2 Non-linear LED brightness change

In this example, the brightness of the LED increases and diminishes in a non-linear fashion. The brightness forms a curve that is approximated by four piece wise-linear line segments. The entire cycle takes about 2.8 seconds. The rise time and fall time are about 1 second, with a hold time at maximum brightness of 320ms and a hold time at minimum brightness of 400ms. The LED brightness varies between full off and full on. The PWM size is set to 7-bit, so the time unit for adjusting the PWM is approximately 4ms. The registers are configured as follows:

| Field                               |           | Value             |      |      |      |      |      |      |  |  |
|-------------------------------------|-----------|-------------------|------|------|------|------|------|------|--|--|
| PSIZE                               | 7-bit     | 7-bit             |      |      |      |      |      |      |  |  |
| MAX                                 | 255 (effe | ectively 127)     |      |      |      |      |      |      |  |  |
| MIN                                 | 0         | 0                 |      |      |      |      |      |      |  |  |
| HD                                  | 80 ticks  | 80 ticks (320ms)  |      |      |      |      |      |      |  |  |
| LD                                  | 100 ticks | 100 ticks (400ms) |      |      |      |      |      |      |  |  |
| Duty cycle most<br>significant bits | 000b      | 001b              | 010b | 011b | 100b | 101b | 110b | 1110 |  |  |
| LED_INT                             | 2         | 3                 | 6    | 6    | 9    | 9    | 16   | 16   |  |  |
| LED_STEP                            | 4         | 4                 | 4    | 4    | 4    | 4    | 4    | 4    |  |  |

| TARI E 28-14. | NON-LINEAR EXAMPLE CONFIGURATION |
|---------------|----------------------------------|
| IADLL 20-14.  | NON-LINEAR EXAMPLE CONFIGURATION |

The resulting curve is shown in the following figure:

# FIGURE 28-6: NON-LINEAR BRIGHTNESS CURVE EXAMPLE



# 28.10 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Blinking/Breathing PWM. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| TABLE 28-15: | EC-ONLY REGISTER BASE ADDRESS TABLE |
|--------------|-------------------------------------|
|--------------|-------------------------------------|

| Block Instance            | Instance<br>Number | Host | Address Space                    | Base Address |
|---------------------------|--------------------|------|----------------------------------|--------------|
| Blinking/Breathing<br>PWM | 0                  | EC   | 32-bit internal<br>address space | 4000_B800h   |
| Blinking/Breathing<br>PWM | 1                  | EC   | 32-bit internal<br>address space | 4000_B900h   |
| Blinking/Breathing<br>PWM | 2                  | EC   | 32-bit internal<br>address space | 4000_BA00h   |
| Blinking/Breathing<br>PWM | 3                  | EC   | 32-bit internal address space    | 4000_BB00h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name (Mnemonic)     |
|--------|------------------------------|
| 00h    | LED Configuration Register   |
| 04h    | LED Limits Register          |
| 08h    | LED Delay Register           |
| 0Ch    | LED Update Stepsize Register |
| 10h    | LED Update Interval Register |

# TABLE 28-16: EC-ONLY REGISTER SUMMARY

In the following register definitions, a "PWM period" is defined by time the PWM counter goes from 000h to its maximum value (FFh in 8-bit mode, FEh in 7-bit mode and FCh in 6-bit mode, as defined by the PSCALE field in register LED\_CFG). The end of a PWM period occurs when the PWM counter wraps from its maximum value to 0.

The registers in this block can be written 32-bits, 16-bits or 8-bits at a time. Writes to LED Configuration Register take effect immediately. Writes to LED Limits Register are held in a holding register and only take effect only at the end of a PWM period. The update takes place at the end of every period, even if only one byte of the register was updated. This means that in blink/PWM mode, software can change the duty cycle with a single 8-bit write to the MIN field in the LED\_LIMIT register. Writes to LED Delay Register, LED Update Stepsize Register and LED Update Interval Register also go initially into a holding register. The holding registers are copied to the operating registers at the end of a PWM period only if the Enable Update bit in the LED Configuration Register is set to 1. If LED\_CFG is 0, data in the holding registers is retained but not copied to the operating registers when the PWM period expires. To change an LED breathing configuration, software should write these three registers with the desired values and then set LED\_CFG to 1. This mechanism ensures that all parameters affecting LED breathing will be updated consistently, even if the registers are only written 8 bits at a time.

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R    | -       | -              |
| 16     | SYMMETRY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W  | 0b      | VCC1_<br>RESET |
|        | <ul> <li>1=The rising and falling ramp times are in Asymmetric mode.<br/>Table 28-12, "Asymmetric Breathing Mode Register Usage"<br/>shows the application of the Stepsize and Interval registers to the<br/>four segments of rising duty cycles and the four segments of fall-<br/>ing duty cycles.</li> <li>0=The rising and falling ramp times (as shown in Figure 28-2, "Breath-<br/>ing LED Example") are in Symmetric mode. Table 28-11, "Sym-<br/>metric Breathing Mode Register Usage" shows the application of<br/>the Stepsize and Interval registers to the 8 segments of both ris-<br/>ing and falling duty cycles.</li> </ul> |      |         |                |
| 15:8   | WDT_RELOAD<br>The PWM Watchdog Timer counter reload value. On system reset, it<br>defaults to 14h, which corresponds to a 4 second Watchdog timeout<br>value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W  | 14h     | VCC1_<br>RESET |
| 7      | RESET<br>Writes of 1' to this bit resets the PWM registers to their default val-<br>ues. This bit is self clearing.<br>Writes of '0' to this bit have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | W    | Ob      | VCC1_<br>RESET |

#### 28.10.1 LED CONFIGURATION REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                   |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                           | Туре | Default | Reset<br>Event |
| 6      | ENABLE_UPDATE<br>This bit is set to 1 when written with a '1'. Writes of '0' have no effect.<br>Hardware clears this bit to 0 when the breathing configuration regis-<br>ters are updated at the end of a PWM period. The current state of the<br>bit is readable any time.                                                                                           | R/WS | Ob      | VCC1_<br>RESET |
|        | This bit is used to enable consistent configuration of LED_DELAY, LED_STEP and LED_INT. As long as this bit is 0, data written to those three registers is retained in a holding register. When this bit is 1, data in the holding register are copied to the operating registers at the end of a PWM period. When the copy completes, hardware clears this bit to 0. |      |         |                |
| 5:4    | PWM_SIZE<br>This bit controls the behavior of PWM:                                                                                                                                                                                                                                                                                                                    | R/W  | 0b      | VCC1_<br>RESET |
|        | 3=Reserved<br>2=PWM is configured as a 6-bit PWM<br>1=PWM is configured as a 7-bit PWM<br>0=PWM is configured as an 8-bit PWM                                                                                                                                                                                                                                         |      |         |                |
| 3      | SYNCHRONIZE<br>When this bit is '1', all counters for all LEDs are reset to their initial<br>values. When this bit is '0' in the LED Configuration Register for all<br>LEDs, then all counters for LEDs that are configured to blink or<br>breathe will increment or decrement, as required.                                                                          | R/W  | 0b      | VCC1_<br>RESET |
|        | To synchronize blinking or breathing, the SYNCHRONIZE bit should<br>be set for at least one LED, the control registers for each LED should<br>be set to their required values, then the SYNCHRONIZE bits should<br>all be cleared. If the all LEDs are set for the same blink period, they<br>will all be synchronized.                                               |      |         |                |
| 2      | CLOCK_SOURCE<br>This bit controls the base clock for the PWM. It is only valid when<br>CNTRL is set to blink (2).                                                                                                                                                                                                                                                     | R/W  | Ob      | VCC1_<br>RESET |
|        | 1=Clock source is the 48 MHz clock<br>0=Clock source is the 32.768 KHz clock                                                                                                                                                                                                                                                                                          |      |         |                |
| 1:0    | CONTROL<br>This bit controls the behavior of PWM:                                                                                                                                                                                                                                                                                                                     | R/W  | 00b     | VCC1_<br>RESET |
|        | <ul> <li>3=PWM is always on</li> <li>2=LED blinking (standard PWM)</li> <li>1=LED breathing configuration</li> <li>0=PWM is always off. All internal registers and counters are reset to</li> <li>0. Clocks are gated</li> </ul>                                                                                                                                      |      | 11b     | WDT TC         |

#### 28.10.2 LED LIMITS REGISTER

This register may be written at any time. Values written into the register are held in an holding register, which is transferred into the actual register at the end of a PWM period. The two byte fields may be written independently. Reads of this register return the current contents and not the value of the holding register.

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                       |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 31:16  | Reserved                                                                                                                                                                                                                                                                                                                                                  | R    | -       | -              |
| 15:8   | MAXIMUM<br>In breathing mode, when the current duty cycle is greater than or<br>equal to this value the breathing apparatus holds the current duty<br>cycle for the period specified by the field HD in register LED_DELAY,<br>then starts decrementing the current duty cycle                                                                            | R/W  | Oh      | VCC1_<br>RESET |
| 7:0    | MINIMUM<br>In breathing mode, when the current duty cycle is less than or equal<br>to this value the breathing apparatus holds the current duty cycle for<br>the period specified by the field LD in register LED_DELAY, then<br>starts incrementing the current duty cycle<br>In blinking mode, this field defines the duty cycle of the blink function. | R/W  | Oh      | VCC1_<br>RESET |

## 28.10.3 LED DELAY REGISTER

This register may be written at any time. Values written into the register are held in an holding register, which is transferred into the actual register at the end of a PWM period if the Enable Update bit in the LED Configuration register is set to 1. Reads of this register return the current contents and not the value of the holding register.

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 31:24  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R    | -       | -              |
| 23:12  | <ul> <li>HIGH_DELAY</li> <li>In breathing mode, the number of PWM periods to wait before updating the current duty cycle when the current duty cycle is greater than or equal to the value MAX in register LED_LIMIT.</li> <li>4095=The current duty cycle is decremented after 4096 PWM periods</li> <li>1=The delay counter is bypassed and the current duty cycle is decremented after two PWM period</li> <li>0=The delay counter is bypassed and the current duty cycle is decremented after one PWM period</li> </ul> | R/W  | 000h    | VCC1_<br>RESET |
| 11:0   | <ul> <li>LOW_DELAY</li> <li>The number of PWM periods to wait before updating the current duty cycle when the current duty cycle is greater than or equal to the value MIN in register LED_LIMIT.</li> <li>4095=The current duty cycle is incremented after 4096 PWM periods</li> <li>0=The delay counter is bypassed and the current duty cycle is incremented after one PWM period</li> <li>In blinking mode, this field defines the prescalar for the PWM clock</li> </ul>                                               | R/W  | 000h    | VCC1_<br>RESET |

#### 28.10.4 LED UPDATE STEPSIZE REGISTER

This register has eight segment fields which provide the amount the current duty cycle is adjusted at the end of every PWM period. Segment field selection is decoded based on the segment index. The segment index equation utilized depends on the SYMMETRY bit in the LED Configuration Register Register)

- In Symmetric Mode the Segment\_Index[2:0] = Duty Cycle Bits[7:5].
- In Asymmetric Mode the Segment\_Index[2:0] is the bit concatenation of following: Segment\_Index[2] = (FALLING RAMP TIME in Figure 28-3, "Clipping Example") and Segment\_Index[1:0] = Duty Cycle Bits[7:6].

This register may be written at any time. Values written into the register are held in an holding register, which is transferred into the actual register at the end of a PWM period if the Enable Update bit in the LED Configuration register is set to 1. Reads of this register return the current contents and not the value of the holding register.

In 8-bit mode, each 4-bit STEPSIZE field represents 16 possible duty cycle modifications, from 1 to 16 as the duty cycle is modified between 0 and 255:

15: Modify the duty cycle by 16

•••

- 1: Modify the duty cycle by 2
- 0: Modify the duty cycle by 1

In 7-bit mode, the least significant bit of the 4-bit field is ignored, so each field represents 8 possible duty cycle modifications, from 1 to 8, as the duty cycle is modified between 0 and 127:

14, 15: Modify the duty cycle by 8

•••

2, 3: Modify the duty cycle by 2

0, 1: Modify the duty cycle by 1

In 6-bit mode, the two least significant bits of the 4-bit field is ignored, so each field represents 4 possible duty cycle modifications, from 1 to 4 as the duty cycle is modified between 0 and 63:

12, 13, 14, 15: Modify the duty cycle by 4

8, 9, 10, 11: Modify the duty cycle by 3

4, 5, 6, 7: Modify the duty cycle by 2

0, 1, 2, 3: Modify the duty cycle by 1

| Offset | 0Ch                                                                                                                                    |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:28  | UPDATE_STEP7<br>Amount the current duty cycle is adjusted at the end of every PWM<br>period when the segment index is equal to 111.    | R/W  | Oh      | VCC1_<br>RESET |
| 27:24  | Image: Provide and the segment index is equal to 110.       R/W         R/W       R/W                                                  |      | Oh      | VCC1_<br>RESET |
| 23:20  | UPDATE_STEP5<br>Amount the current duty cycle is adjusted at the end of every PWM<br>period when the segment index is equal to 101     |      | Oh      | VCC1_<br>RESET |
| 19:16  | 6 UPDATE_STEP4 R/W<br>Amount the current duty cycle is adjusted at the end of every PWM period when the segment index is equal to 100. |      | 0h      | VCC1_<br>RESET |
| 15:12  | UPDATE_STEP3<br>Amount the current duty cycle is adjusted at the end of every PWM<br>period when the segment index is equal to 011.    | R/W  | Oh      | VCC1_<br>RESET |

| Offset | 0Ch                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                      | Туре | Default | Reset<br>Event |
| 11:8   | UPDATE_STEP2                                                                                                     | R/W  | 0h      | VCC1_          |
|        | Amount the current duty cycle is adjusted at the end of every PWM period when the segment index is equal to 010. |      |         | RESET          |
| 7:4    | UPDATE_STEP1                                                                                                     | R/W  | 0h      | VCC1_          |
|        | Amount the current duty cycle is adjusted at the end of every PWM period when the segment index is equal to 001. |      |         | RESET          |
| 3:0    | UPDATE_STEP0                                                                                                     | R/W  | 0h      | VCC1_          |
|        | Amount the current duty cycle is adjusted at the end of every PWM period when the segment index is equal to 000. |      |         | RESET          |

#### 28.10.5 LED UPDATE INTERVAL REGISTER

This register has eight segment fields which provide the number of PWM periods between updates to current duty cycle. Segment field selection is decoded based on the segment index. The segment index equation utilized depends on the SYMMETRY bit in the LED Configuration Register Register)

- In Symmetric Mode the Segment\_Index[2:0] = Duty Cycle Bits[7:5]
- In Asymmetric Mode the Segment\_Index[2:0] is the bit concatenation of following: Segment\_Index[2] = (FALLING RAMP TIME in Figure 28-3, "Clipping Example") and Segment\_Index[1:0] = Duty Cycle Bits[7:6].

This register may be written at any time. Values written into the register are held in an holding register, which is transferred into the actual register at the end of a PWM period if the Enable Update bit in the LED Configuration register is set to 1. Reads of this register return the current contents and not the value of the holding register.

| Offset | 10h                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:28  | UPDATE_INTERVAL7<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 111b.<br>15=Wait 16 PWM periods<br><br>0=Wait 1 PWM period | R/W  | Oh      | VCC1_<br>RESET |
| 27:24  | UPDATE_INTERVAL6<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 110b.<br>15=Wait 16 PWM periods<br><br>0=Wait 1 PWM period | R/W  | 0h      | VCC1_<br>RESET |
| 23:20  | UPDATE_INTERVAL5<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 101b.<br>15=Wait 16 PWM periods<br><br>0=Wait 1 PWM period | R/W  | Oh      | VCC1_<br>RESET |

| Offset | 10h                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                     | Туре | Default | Reset<br>Event |
| 19:16  | UPDATE_INTERVAL4<br>The number of PWM periods between updates to current duty cycle                                             | R/W  | 0h      | VCC1<br>RESE   |
|        | when the segment index is equal to 100b.<br>15=Wait 16 PWM periods                                                              |      |         |                |
|        | 0=Wait 1 PWM period                                                                                                             |      |         |                |
| 15:12  | UPDATE_INTERVAL3<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 011b. | R/W  | Oh      | VCC1<br>RESE   |
|        | 15=Wait 16 PWM periods                                                                                                          |      |         |                |
|        | 0=Wait 1 PWM period                                                                                                             |      |         |                |
| 11:8   | UPDATE_INTERVAL2<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 010b. | R/W  | Oh      | VCC1<br>RESE   |
|        | 15=Wait 16 PWM periods                                                                                                          |      |         |                |
|        | 0=Wait 1 PWM period                                                                                                             |      |         |                |
| 7:4    | UPDATE_INTERVAL1<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 001b. | R/W  | Oh      | VCC1<br>RESE   |
|        | 15=Wait 16 PWM periods                                                                                                          |      |         |                |
|        | 0=Wait 1 PWM period                                                                                                             |      |         |                |
| 3:0    | UPDATE_INTERVAL0<br>The number of PWM periods between updates to current duty cycle<br>when the segment index is equal to 000b. | R/W  | 0h      | VCC1<br>RESE   |
|        | 15=Wait 16 PWM periods                                                                                                          |      |         |                |
|        | <br>0=Wait 1 PWM period                                                                                                         |      |         |                |

# 29.0 PS/2 INTERFACE

# 29.1 Introduction

There are four PS/2 Ports in the MEC1322 which are directly controlled by the EC. The hardware implementation eliminates the need to bit bang I/O ports to generate PS/2 traffic, however bit banging is available via the associated GPIO pins.

# 29.2 References

No references have been cited for this feature.

# 29.3 Terminology

There is no terminology defined for this section.

# 29.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.





# 29.5 Signal Description

| TABLE 29-1: SIG | NAL DESCRIPTION TABLE |
|-----------------|-----------------------|
|-----------------|-----------------------|

| Name   | Direction        | Description                |
|--------|------------------|----------------------------|
| PS2DAT | INPUT/<br>OUTPUT | Data from the PS/2 device  |
| PS2CLK | INPUT/<br>OUTPUT | Clock from the PS/2 device |

## 29.6 Host Interface

The registers defined for the Keyboard Scan Interface are accessible by the various hosts as indicated in Section 29.15, "EC-Only Registers".

#### 29.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 29.7.1 POWER DOMAINS

#### TABLE 29-2: POWER SOURCES

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
|      | The logic and registers implemented in this block are powered by this power well. |

## 29.7.2 CLOCK INPUTS

#### TABLE 29-3: CLOCK INPUTS

| Name                   | Description                                              |
|------------------------|----------------------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock source for PS/2 Interface logic.       |
| 2 MHz Clock            | The PS/2 state machine is clocked using the 2 MHz clock. |

# 29.7.3 RESETS

#### TABLE 29-4: RESET SIGNALS

| Name       | Description                                                                          |
|------------|--------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state. |

#### 29.8 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 29-5: EC INTERRUPTS

| Source   | Description                                                                                                                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PW2_x    | Interrupt request to the Interrupt Aggregator for PS2 controller instance<br>x, based on PS2 controller activity. Section 29.15.4, "PS2 Status<br>Register" defines the sources for the interrupt request. |
| PS2_x_WK | Wake-up request to the Interrupt Aggregator's wake-up interface for PS2 port <i>x</i> .                                                                                                                    |
|          | In order to enable PS2 wakeup interrupts, the pin control registers for the PS2DAT pin must be programmed to Input, Falling Edge Triggered, non-inverted polarity detection.                               |

#### 29.9 Low Power Modes

The PS/2 Interface may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

The PS2 interface will only sleep while the PS2 is disabled or in Rx mode with no traffic on the bus.

#### 29.10 Description

Each EC PS/2 serial channels use a synchronous serial protocol to communicate with the auxiliary device. Each PS/2 channel has Clock and Data signal lines. The signal lines are bi-directional and employ open drain outputs capable of sinking 12m, as required by the PS/2 specification. A pull-up resistor, typically 10K, is connected to both lines. This allows either the EC PS/2 logic or the auxiliary device to drive the lines. Regardless of the drive source, the auxiliary

device always provides the clock for transmit and receive operations. The serial packet is made up of eleven bits, listed in the order they appear on the data line: start bit, eight data bits (least significant bit first), odd parity, and stop bit. Each bit cell is from  $60\mu$ S to  $100\mu$ S long.

All PS/2 Serial Channel signals (PS2CLK and PS2DAT) are driven by open drain drivers which can be pulled to VCC1 or the main power rail (+3.3V nominal) through 10K-ohm resistors.

The PS/2 controller supports a PS/2 Wake Interface that can wake the EC from the IDLE or SLEEP states. The Wake Interface can generate wake interrupts without a clock. The PS/2 Wake Interface is only active when the peripheral device and external pull-up resisters are powered by the VCC1 supply.

There are no special precautions to be taken to prevent back drive of a PS/2 peripheral powered by the main power well when the power well is off, as long as the external 10K pull-up resistor is tied to the same power source as the peripheral.

# 29.11 Block Diagram

#### FIGURE 29-2: PORT PS/2 BLOCK DIAGRAM



# 29.12 PS/2 Port Physical Layer Byte Transmission Protocol

The PS/2 physical layer transfers a byte of data via an eleven bit serial stream as shown in Table 29-6. A logic 1 is sent at an active high level. Data sent from a Keyboard or mouse device to the host is read on the falling edge of the clock signal. The Keyboard or mouse device always generates the clock signal. The Host may inhibit communication by pulling the Clock line low. The Clock line must be continuously high for at least 50 microseconds before the Keyboard or mouse device can begin to transmit its data. See Table 29-7, "PS/2 Port Physical Layer Bus States".

#### TABLE 29-6: PS/2 PORT PHYSICAL LAYER BYTE TRANSMISSION PROTOCOL

| Bit | Function                           |
|-----|------------------------------------|
| 1   | Start bit (always 0)               |
| 2   | Data bit 0 (least significant bit) |
| 3   | Data bit 1                         |
| 4   | Data bit 2                         |
| 5   | Data bit 3                         |
| 6   | Data bit 4                         |
| 7   | Data bit 5                         |
| 8   | Data bit 6                         |
| 9   | Data bit 7 (most significant bit)  |
| 10  | Parity bit (odd parity)            |
| 11  | Stop Bit (always 1)                |



#### **FIGURE 29-3:** PS/2 PORT PHYSICAL LAYER BYTE TRANSMISSION PROTOCOL

#### **TABLE 29-7: PS/2 PORT PHYSICAL LAYER BUS STATES**

| Data | Clock | State                   |
|------|-------|-------------------------|
| high | high  | Idle                    |
| high | low   | Communication Inhibited |
| low  | low   | Request to Send         |

#### 29.13 Controlling PS/2 Transactions

PS/2 transfers are controlled by fields in the PS2 Control Register.

The interface is enabled by the PS2 EN bit. Transfers are enabled when PS2 EN is '1' and disabled when PS2 EN is '0'. If the PS2 EN bit is cleared to '0' while a transfer is in progress but prior to the leading edge (falling edge) of the 10th (parity bit) clock edge, the receive data is discarded (RDATA RDY remains low). If the PS2 EN bit is cleared following the leading edge of the 10th clock signal, then the receive data is saved in the Receive Register (RDATA RDY goes high) assuming no parity error.

The direction of a PS/2 transfer is controlled by the PS2 T/R bit.

#### 29.13.1 RECEIVE

If PS2 T/R is '0' while the PS2 Interface is enabled, the interface is configured to receive data. If while PS2 T/R is '0' RDATA RDY is '0', the channel's PS2CLK and PS2DAT will float waiting for the external PS/2 device to signal the start of a transmission. If RDATA RDY is '1', the channel's PS2DAT line will float but its PS2CLK line will be held low, holding off the peripheral, until the Receive Register is read.

The peripheral initiates a reception by sending a start bit followed by the data bits). After a successful reception, data are placed in the PS2 Receive Buffer Register, the RDATA RDY bit in the PS2 Status Register is set and the PS2CLK line is forced low. Further receive transfers are inhibited until the EC reads the data in the PS2 Receive Buffer Register. RDATA RDY is cleared and the PS2CLK line is tri-stated following a read of the PS2 Receive Buffer Register.

The Receive Buffer Register is initialized to FFh after a read or after a Time-out has occurred.

#### 29.13.2 TRANSMIT

If PS2 T/R is '1' while the PS2 Interface is enabled, the interface is configured to transmit data. When the PS2 T/R bit is written to '1' while the state machine is idle, the channel prepares for a transmission: the interface will drive the PS2-CLK line low and then float the PS2DAT line, holding this state until a write occurs to the Transmit Register or until the PS2 T/R bit is cleared. A transmission is started by writing the PS2 Transmit Buffer Register. Writes to the Transmit Buffer Register are blocked when PS2 EN is '0', PS2 T/R is '0' or when the transmit state machine is active (the XMIT IDLE bit in the PS/2 Status Register is '0'). The transmission of data will not start if there is valid data in the Receive Data Register (when the status bit RDATA RDY is '1'). When a transmission is started, the transmission state machine becomes active (the XMIT IDLE bit is set to '1' by hardware), the PS2DAT line is driven low and within 80ns the PS2CLK line floats (externally pulled high by the pull-up resistor).

The transmission terminates either on the 11th clock edge of the transmission or if a Transmit Time-Out error condition occurs. When the transmission terminates, the PS2 T/R bit is cleared to '0' and the state machine becomes idle, setting XMIT IDLE to '1'.

The PS2\_T/R bit must be written to a '1' before initiating another transmission to the remote device. If the PS2\_T/R bit is set to '1' while the channel is actively receiving data (that is, while the status bit RDATA\_RDYis '1') prior to the leading edge of the 10th (parity bit) clock edge, the receive data is discarded. If the bit is set after the 10th edge, the receive data is saved in the Receive Register.

# 29.14 Instance Description

# 29.15 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the PS/2 Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------|--------------------|------|----------------------------------|--------------|
| PS/2 Interface | 0                  | EC   | 32-bit internal<br>address space | 4000_9000h   |
|                | 1                  | EC   | 32-bit internal<br>address space | 4000_9040h   |
|                | 2                  | EC   | 32-bit internal<br>address space | 4000_9080h   |
|                | 3                  | EC   | 32-bit internal address space    | 4000_90C0h   |

TABLE 29-8:EC-ONLY REGISTER BASE ADDRESS TABLE

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 29-9: EC-ONLY REGISTER SUMMARY

| Offset | Register Name                |  |
|--------|------------------------------|--|
| 0h     | PS2 Transmit Buffer Register |  |
| 0h     | PS2 Receive Buffer Register  |  |
| 4h     | PS2 Control Register         |  |
| 8h     | PS2 Status Register          |  |

#### 29.15.1 PS2 TRANSMIT BUFFER REGISTER

| Offset | 00h                                                                                                              |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                      | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                         | R    | -       | -              |
| 7:0    | TRANSMIT_DATA<br>Writes to this register start a transmission of the data in this register<br>to the peripheral. | W    | 0h      | VCC1_R<br>ESET |

## 29.15.2 PS2 RECEIVE BUFFER REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                        | R    | -       | -              |
| 7:0    | RECEIVE_DATA<br>Data received from a peripheral are recorded in this register.<br>A transmission initiated by writing the PS2 Transmit Buffer Register<br>will not start until valid data in this register have been read and<br>RDATA_RDY has been cleared by hardware.<br>The Receive Buffer Register is initialized to FFh after a read or after<br>a Time-out has occurred. | R    | FFh     | VCC1_R<br>ESET |

#### 29.15.3 PS2 CONTROL REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                       |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 31:6   | Reserved                                                                                                                                                                                                                                                                  | R    | -       | -              |
| 5:4    | STOP<br>These bits are used to set the level of the stop bit expected by the<br>PS/2 channel state machine. These bits are therefore only valid<br>when PS2_EN is set.                                                                                                    | R/W  | 0h      | VCC1_R<br>ESET |
|        | <ul> <li>00b=Receiver expects an active high stop bit.</li> <li>01b=Receiver expects an active low stop bit.</li> <li>10b=Receiver ignores the level of the Stop bit (11th bit is not interpreted as a stop bit).</li> <li>11b=Reserved.</li> </ul>                       |      |         |                |
| 3:2    | PARITY<br>These bits are used to set the parity expected by the PS/2 channel<br>state machine. These bits are therefore only valid when PS2_EN is<br>set.                                                                                                                 | R/W  | 0h      | VCC1_R<br>ESET |
|        | <ul> <li>00b=Receiver expects Odd Parity (default).</li> <li>01b=Receiver expects Even Parity.</li> <li>10b=Receiver ignores level of the parity bit (10th bit is not interpreted as a parity bit).</li> <li>11b=Reserved</li> </ul>                                      |      |         |                |
| 1      | PS2_EN<br>PS/2 Enable.                                                                                                                                                                                                                                                    | R/W  | 0h      | VCC1_R<br>ESET |
|        | <ul> <li>0=The PS/2 state machine is disabled. The CLK pin is driven low and the DATA pin is tri-stated.</li> <li>1=The PS/2 state machine is enabled, allowing the channel to perform automatic reception or transmission, depending on the state of PS2_T/R.</li> </ul> |      |         |                |
| 0      | PS2_T/R<br>PS/2 Transmit/Receive                                                                                                                                                                                                                                          | R/W  | 0h      | VCC1_R<br>ESET |
|        | 0=The P2/2 channel is enabled to receive data.<br>1=The PS2 channel is enabled to transmit data.                                                                                                                                                                          |      |         |                |

Changing values in the PS2 CONTROL REGISTER at a rate faster than 2 MHz, may result in unpredictable behavior.

# 29.15.4 PS2 STATUS REGISTER

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R    | -       | -              |
| 7      | XMIT_START_TIMEOUT<br>Transmit Start Timeout.                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/WC | 0h      | VCC1_R<br>ESET |
|        | 0=No transmit start timeout detected<br>1=A start bit was not received within 25 ms following the transmit<br>start event. The transmit start bit time-out condition is also indicated<br>by the XMIT_TIMEOUT bit.                                                                                                                                                                                                                                                                                       |      |         |                |
| 6      | RX_BUSY<br>Receive Channel Busy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R    | Oh      | VCC1_R<br>ESET |
|        | 0=The channel is actively receiving PS/2 data<br>1=The channel is idle                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |         |                |
| 5      | XMIT_TIME_OUT<br>Transmitter Idle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/WC | 0h      | VCC1_R<br>ESET |
|        | When the XMIT_TIMEOUT bit is set, the PS2_T/R bit is held clear, the PS/2 channel's CLK line is pulled low for a minimum of 300µs until the PS/2 Status register is read. The XMIT_TIMEOUT bit is set on one of three transmit conditions: when the transmitter bit time (the time between falling edges) exceeds 300µs, when the transmitter start bit is not received within 25ms from signaling a transmit start event or if the time from the first bit (start) to the 10th bit (parity) exceeds 2ms |      |         |                |
| 4      | XMIT_IDLE<br>Transmitter Idle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R    | 0h      | VCC1_R<br>ESET |
|        | 0=The channel is actively transmitting PS/2 data. Writing the PS2<br>Transmit Buffer Register will cause the XMIT_IDLE bit to clear<br>1=The channel is not transmitting. This bit transitions from '0' to '1' in<br>the following cases:<br>The falling edge of the 11th CLK<br>XMIT_TIMEOUT is set<br>The PS2_T/R bit is cleared<br>The PS2_EN bit is cleared.                                                                                                                                         |      |         |                |
|        | A low to high transition on this bit generates a PS2 Activity interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |         |                |
| 3      | FE<br>Framing Error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/WC | 0h      | VCC1_R<br>ESET |
|        | When receiving data, the stop bit is clocked in on the falling edge of the 11th CLK edge. If the channel is configured to expect either a high or low stop bit and the 11th bit is contrary to the expected stop polarity, then the FE and REC_TIMEOUT bits are set following the falling edge of the 11th CLK edge and an interrupt is generated.                                                                                                                                                       |      |         |                |

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Туре | Default | Reset<br>Event |
| 2      | PE<br>Parity Error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/WC | 0h      | VCC1_R<br>ESET |
|        | When receiving data, the parity bit is clocked in on the falling edge of the 10th CLK edge. If the channel is configured to expect either even or odd parity and the 10th bit is contrary to the expected parity, then the PE and REC_TIMEOUT bits are set following the falling edge of the 10th CLK edge and an interrupt is generated.                                                                                                                                                                                                                                                                                       |      |         |                |
| 1      | REC_TIMEOUT<br>Receive Timeout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R/WC | 0h      | VCC1_R<br>ESET |
|        | Following assertion of the REC_TIMEOUT bit, the channel's CLK<br>line is automatically pulled low for a minimum of 300us until the PS/2<br>status register is read. Under PS2 automatic operation, PS2_EN is<br>set, this bit is set on one of three receive error conditions:<br>When the receiver bit time (the time between falling edges) exceeds<br>$300\mu$ s.<br>If the time from the first bit (start) to the 10th bit (parity) exceeds<br>2ms.<br>On a receive parity error along with the Parity Error (PE) bit.<br>On a receive framing error due to an incorrect STOP bit along with<br>the framing error (FE) bit. |      |         |                |
| 0      | A low to high transition on this bit generates a PS2 Activity interrupt.<br>RDATA RDY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R    | 0h      | VCC1 R         |
|        | Receive Data Ready<br>Under normal operating conditions, this bit is set following the falling<br>edge of the 11th clock given successful reception of a data byte from<br>the PS/2 peripheral (i.e., no parity, framing, or receive time-out<br>errors) and indicates that the received data byte is available to be<br>read from the Receive Register. This bit may also be set in the event<br>that the PS2_EN bit is cleared following the 10th CLK edge.<br>Reading the Receive Register clears this bit.<br>A low to high transition on this bit generates a PS2 Activity interrupt.                                      |      |         | ESET           |

# 30.0 KEYBOARD SCAN INTERFACE

# 30.1 Overview

The Keyboard Scan Interface block provides a register interface to the EC to directly scan an external keyboard matrix of size up to 18x8.

The maximum configuration of the Keyboard Scan Interface is 18 outputs by 8 inputs. For a smaller matrix size, firmware should configure unused KSO pins as GPIOs or another alternate function, and it should mask out unused KSIs and associated interrupts.

# 30.2 References

No references have been cited for this feature.

# 30.3 Terminology

There is no terminology defined for this section.

## 30.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 30-1: I/O DIAGRAM OF BLOCK

## 30.5 Signal Description

#### TABLE 30-1: SIGNAL DESCRIPTION TABLE

| Name      | Direction | Description                                  |
|-----------|-----------|----------------------------------------------|
| KSI[7:0]  | Input     | Column inputs from external keyboard matrix. |
| KSO[17:0] | Output    | Row outputs to external keyboard matrix.     |

#### 30.6 Host Interface

The registers defined for the Keyboard Scan Interface are accessible by the various hosts as indicated in Section 30.11, "EC-Only Registers".

#### 30.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 30.7.1 POWER DOMAINS

#### TABLE 30-2: POWER SOURCES

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
|      | The logic and registers implemented in this block are powered by this power well. |

## 30.7.2 CLOCK INPUTS

#### TABLE 30-3: CLOCK INPUTS

| Name                   | Description                                                 |
|------------------------|-------------------------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock source for Keyboard Scan Interface logic. |

#### 30.7.3 RESETS

#### TABLE 30-4: RESET SIGNALS

| Name       | Description                                                                          |
|------------|--------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state. |

#### 30.8 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 30-5: EC INTERRUPTS

| Source       | Description                                                      |  |
|--------------|------------------------------------------------------------------|--|
| KSC_INT      | Interrupt request to the Interrupt Aggregator.                   |  |
| KSC_INT_WAKE | Wake-up request to the Interrupt Aggregator's wake-up interface. |  |

#### 30.9 Low Power Modes

The Keyboard Scan Interface automatically enters a low power mode whenever it is not actively scanning the keyboard matrix. The block is also placed in a low-power state when it is disabled by the KSEN bit. When the interface is in a low-power mode it will not prevent the chip from entering a sleep state. When the interface is active it will inhibit the chip sleep state until the interface has re-entered its low power mode.

# 30.10 Description



# FIGURE 30-2: Keyboard Scan Interface Block Diagram

During scanning the firmware sequentially drives low one of the rows (KSO[17:0]) and then reads the column data line (KSI[7:0]). A key press is detected as a zero in the corresponding position in the matrix. Keys that are pressed are debounced by firmware. Once confirmed, the corresponding keycode is loaded into host data read buffer in the 8042 Host Interface module. Firmware may need to buffer keycodes in memory in case this interface is stalled or the host requests a Resend.

## 30.10.1 INITIALIZATION OF KSO PINS

If the Keyboard Scan Interface is not configured for PREDRIVE Mode, KSO pins should be configured as open-drain outputs. Internal or external pull-ups should be used so that the GPIO functions that share the pins do not have a floating input when the KSO pins are tri-stated.

If the Keyboard Scan Interface is configured for PREDRIVE Mode, KSO pins must be configured as push-pull outputs. Internal or external pull-ups should be used to protect the GPIO inputs associated with the KSO pins from floating inputs.

## 30.10.2 PREDRIVE MODE

There is an optional Predrive Mode that can be enabled to actively drive the KSO pins high before switching to opendrain operation. The PREDRIVE ENABLE bit in the Keyscan Extended Control Register is used to enable the PRE-DRIVE option. Timing for the Predive mode is shown in Section 38.9, Keyboard Scan Matrix Timing.

#### 30.10.2.1 Predrive Mode Programming

The following precautions should be taken to prevent output pad damage during Predrive Mode Programming.

#### 30.10.2.2 Asserting PREDRIVE\_ENABLE

- 1. Disable Key Scan Interface (KSEN = '1')
- 2. Enable Predrive function (PREDRIVE\_ENABLE = '1')
- 3. Program buffer type for all KSO pins to "push-pull"
- 4. Enable Keyscan Interface (KSEN ='0')

#### 30.10.2.3 De-asserting PREDRIVE\_ENABLE

- 1. Disable Key Scan Interface (KSEN = '1')
- 2. Program buffer type for all KSO pins to "open-drain"
- 3. Disable Predrive function (PREDRIVE\_ENABLE = '0')
- 4. Enable Keyscan Interface (KSEN ='0')

#### 30.10.3 INTERRUPT GENERATION

To support interrupt-based processing, an interrupt can optionally be generated on the high-to-low transition on any of the KSI inputs. A running clock is not required to generate interrupts.

#### 30.10.3.1 Runtime interrupt

KSC\_INT is the block's runtime active-high level interrupt. It is connected to the interrupt interface of the Interrupt Aggregator, which then relays interrupts to the EC.

Associated with each KSI input is a status register bit and an interrupt enable register bit. A status bit is set when the associated KSI input goes from high to low. If the interrupt enable bit for that input is set, an interrupt is generated. An Interrupt is de-asserted when the status bit and/or interrupt enable bit is clear. A status bit cleared when written to a '1'.

Interrupts from individual KSIs are logically ORed together to drive the KSC\_INT output port. Once asserted, an interrupt is not asserted again until either all KSI[7:0] inputs have returned high or the has changed.

#### 30.10.3.2 Wake-up Interrupt

KSC\_INT\_WAKE is the block's wakeup interrupt. It is routed to the Interrupt Aggregator.

During sleep mode, i.e., when the bus clock is stopped, a high-to-low transition on any KSI whose interrupt enable bit is set causes the KSC\_INT\_WAKE to be asserted. Also set is the associated status bit in the EC Clock Required 2 Status Register (EC\_CLK\_REQ2\_STS). KSC\_WAKEUP\_INT remains active until the bus clock is started.

The aforementioned transition on KSI also sets the corresponding status bit in the KSI STATUS Register. If enabled, a runtime interrupt is also asserted on KSC\_INT when the bus clock resumes running.

#### 30.10.4 WAKE PROGRAMMING

Using the Keyboard Scan Interface to 'wake' the MEC1322 can be accomplished using either the Keyboard Scan Interface wake interrupt, or using the wake capabilities of the GPIO Interface pins that are multiplexed with the Keyboard Scan Interface pins. Enabling the Keyboard Scan Interface wake interrupt requires only a single interrupt enable access and is recommended over using the GPIO Interface for this purpose.

## 30.11 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Keyboard Scan Interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

 TABLE 30-6:
 EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance             | Instance<br>Number | Host | Address Space                    | Base Address |
|----------------------------|--------------------|------|----------------------------------|--------------|
| Keyboard Scan<br>Interface | 0                  | EC   | 32-bit internal<br>address space | 4000_9C00h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

# TABLE 30-7: EC-ONLY REGISTER SUMMARY

| Offset | Register Name                     |
|--------|-----------------------------------|
| 0h     | Reserved                          |
| 4h     | KSO Select Register               |
| 8h     | KSI INPUT Register                |
| Ch     | KSI STATUS Register               |
| 10h    | KSI INTERRUPT ENABLE Register     |
| 14h    | Keyscan Extended Control Register |

# 30.11.1 KSO SELECT REGISTER

| Offset | 04h                                                                                                                                                         |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 31:4   | Reserved                                                                                                                                                    | R    | -       | -              |
| 7      | KSO_INVERT                                                                                                                                                  | R/W  | 0b      | VCC1_R         |
|        | This bit controls the output level of KSO pins when selected.                                                                                               |      |         | ESET           |
|        | 0= KSO[x] driven low when selected<br>1= KSO[x] driven high when selected.                                                                                  |      |         |                |
| 6      | KSEN                                                                                                                                                        | R/W  | 1h      | VCC1_R         |
|        | This field enables and disables keyboard scan                                                                                                               |      |         | ESET           |
|        | 0= Keyboard scan enabled<br>1= Keyboard scan disabled. All KSO output buffers disabled.                                                                     |      |         |                |
| 5      | KSO_ALL                                                                                                                                                     | R/W  | 0b      | VCC1_R<br>ESET |
|        | 0=When key scan is enabled, KSO output controlled by the KSO_SE-<br>LECT field.<br>1=KSO[x] driven high when selected.                                      |      |         |                |
| 4:0    | KSO_SELECT                                                                                                                                                  | R/W  | 0h      | VCC1_R         |
|        | This field selects a KSO line (00000b = KSO[0] etc.) for output according to the value off KSO_INVERT in this register. See Table 30-8, "KSO Select Decode" |      |         | ESET           |

# TABLE 30-8:KSO SELECT DECODE

| KSO Select [4:0] | KSO Selected |
|------------------|--------------|
| 00h              | KSO00        |
| 01h              | KSO01        |
| 02h              | KSO02        |
| 03h              | KSO03        |
| 04h              | KSO04        |
| 05h              | KSO05        |
| 06h              | KSO06        |
| 07h              | KSO07        |
| 08h              | KSO08        |
| 09h              | KSO09        |
| 0Ah              | KSO10        |

# TABLE 30-8: KSO SELECT DECODE (CONTINUED)

| KSO Select [4:0] | KSO Selected |
|------------------|--------------|
| 0Bh              | KSO11        |
| 0Ch              | KSO12        |
| 0Dh              | KSO13        |
| 0Eh              | KSO14        |
| 0Fh              | KSO15        |
| 10h              | KSO16        |
| 11h              | KSO17        |

# TABLE 30-9: KEYBOARD SCAN OUT CONTROL SUMMARY

| KSO_INVERTt | KSEN | KSO_ALL | KSO_SELECT    | Description                                                |
|-------------|------|---------|---------------|------------------------------------------------------------|
| Х           | 1    | х       | x             | Keyboard Scan disabled. KSO[17:0] output buffers disabled. |
| 0           | 0    | 0       | 10001b-00000b | KSO[Drive Selected] driven low. All<br>others driven high  |
| 1           | 0    | 0       | 10001b-00000b | KSO[Drive Selected] driven high. All others driven low     |
| 0           | 0    | 0       | 11111b-10010b | All KSO's driven high                                      |
| 1           | 0    | 0       | 11111b-10010b | All KSO's driven low                                       |
| 0           | 0    | 1       | х             | All KSO's driven high                                      |
| 1           | 0    | 1       | х             | All KSO's driven low                                       |

# 30.11.2 KSI INPUT REGISTER

| Offset | 08h                                                   |      |         |                |
|--------|-------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                           | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                              | R    | -       | -              |
| 7:0    | KSI                                                   | R    | 0h      | VCC1_R         |
|        | This field returns the current state of the KSI pins. |      |         | ESET           |

# 30.11.3 KSI STATUS REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                                  |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                             | R    | -       | -              |
| 7:0    | KSI_STATUS<br>Each bit in this field is set on the falling edge of the corresponding<br>KSI input pin.<br>A KSI interrupt is generated when its corresponding status bit and<br>interrupt enable bit are both set. KSI interrupts are logically ORed<br>together to produce KSC_INT and KSC_INT_WAKE.<br>Writing a '1' to a bit will clear it. Writing a '0' to a bit has no effect. | R/WC | Oh      | VCC1_R<br>ESET |

## 30.11.4 KSI INTERRUPT ENABLE REGISTER

| Offset | 10h                                                                                                                                                                                                                       |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                               | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                  | R    | -       | -              |
| 7:0    | KSI_INT_EN<br>Each bit in KSI_INT_EN enables interrupt generation due to high-to-<br>low transition on a KSI input. An interrupt is generated when the cor-<br>responding bits in KSI_STATUS and KSI_INT_EN are both set. | R/W  | 0h      | VCC1_R<br>ESET |

# 30.11.5 KEYSCAN EXTENDED CONTROL REGISTER

| Offset | 14h                                                                                                                                                                                                                                           |      |         |             |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|-------------|
| Bits   | Description                                                                                                                                                                                                                                   | Туре | Default | Reset Event |
| 32:1   | Reserved                                                                                                                                                                                                                                      | R    | -       | -           |
| 0      | PREDRIVE_ENABLE<br>PREDRIVE_ENABLE enables the PREDRIVE mode to<br>actively drive the KSO pins high for approximately 100 ns<br>before switching to open-drain operation.<br>0=Disable predrive on KSO pins<br>1=Enable predrive on KSO pins. | RW   | 0       | VCC1_RESET  |

# 31.0 BC-LINK MASTER

# 31.1 Overview

This block provides BC-Link<sup>TM</sup> connectivity to a slave device. The BC-Link<sup>TM</sup> protocol includes a start bit to signal the beginning of a message and a turnaround (TAR) period for bus transfer between the Master and Companion devices.

# 31.2 References

No references have been cited for this feature.

# 31.3 Terminology

There is no terminology defined for this section.

# 31.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.





# 31.5 Signal Description

## TABLE 31-1: SIGNAL DESCRIPTION TABLE

| Name                                                                                   | Direction    | Description                     |
|----------------------------------------------------------------------------------------|--------------|---------------------------------|
| BCM_CLK                                                                                | Output       | BC-Link output clock            |
| BCM_DAT                                                                                | Input/Output | Bidirectional data line         |
| BCM_INT#                                                                               | Input        | Input from the companion device |
| <b>Note:</b> A weak pull-up resistor is recommended on the data line (100K $\Omega$ ). |              |                                 |

The maximum speed at which the BC-Link Master Interface can operate reliably depends on the drive strength of the BC-Link BCM\_CLK and BCM\_DAT pins, as well as the nature of the connection to the Companion device (over ribbon cable or on a PC board). The following table shows the recommended maximum speeds over a PC board as well as a 12 inch ribbon cable for selected drive strengths. The frequency is set with the BC-Link Clock Select Register.

#### TABLE 31-2: BC-LINK MASTER PIN DRIVE STRENGTH VS. FREQUENCY

| Pin Drive<br>Strength | Max Freq<br>on PC Board | Min Value in<br>BC-Link Clock Select<br>Register |       | Min Value in BC-Link<br>Clock Select Register |
|-----------------------|-------------------------|--------------------------------------------------|-------|-----------------------------------------------|
| 16mA                  | 24Mhz                   | 1                                                | 16Mhz | 2                                             |

## 31.6 Host Interface

The registers defined for the BC-Link Master Interface are accessible by the various hosts as indicated in Section 31.11, "EC-Only Registers".

## 31.7 Power, Clocks and Reset

#### TABLE 31-3: POWER SOURCES

| Name | Description                                                                       |
|------|-----------------------------------------------------------------------------------|
| VCC1 | The logic and registers implemented in this block are powered by this power well. |

# 31.7.2 CLOCK INPUTS

#### TABLE 31-4: CLOCK INPUTS

| Name                   | Description                                                 |
|------------------------|-------------------------------------------------------------|
| 48 MHz Ring Oscillator | This is the clock source for Keyboard Scan Interface logic. |

## 31.7.3 RESETS

#### TABLE 31-5: RESET SIGNALS

| Name       | Description                                                                          |
|------------|--------------------------------------------------------------------------------------|
| VCC1_RESET | This signal resets all the registers and logic in this block to their default state. |

## 31.8 Interrupts

This section defines the Interrupt Sources generated from this block.

#### TABLE 31-6: EC INTERRUPTS

| Source       | Description                                                                                                                                                                       |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BCM_INT Busy | Interrupt request to the Interrupt Aggregator, generated from the status event BUSYdefined in the BC-Link Status Register.                                                        |
| BCM_INT Err  | Interrupt request to the Interrupt Aggregator, generated from the status event defined in the BC-Link Status Register.                                                            |
| BC_INT_N_WK  | Wake-up request to the Interrupt Aggregator's wake-up interface for BC-<br>Link Master port.                                                                                      |
|              | In order to enable BC-Link wakeup interrupts, the pin control registers for the BC_INT# pin must be programmed to Input, Falling Edge Triggered, non-inverted polarity detection. |

# 31.9 Low Power Modes

The BC-Link Master Interface automatically enters a low power mode whenever it is not active (that is, whenever the BUSY bit in the BC-Link Status Register is '0'). When the interface is in a low-power mode it will not prevent the chip from entering a sleep state. When the interface is active it will inhibit the chip sleep state until the interface has reentered its low power mode.

# 31.10 Description



# FIGURE 31-2: BC-LINK MASTER BLOCK DIAGRAM

#### 31.10.1 BC-LINK MASTER READ OPERATION

The BC-Link Read protocol requires two reads of the BC-Link Data Register. The two reads drive a two state-state machine: the two states are Read#1 and Read#2. The Read#1 of the Data Register starts the read protocol on the BC-Link pins and sets the BUSY bit in the BC-Link Status Register. The contents of the data read during Read#1 by the EC is stale and is not to be used. After the BUSY bit in the BC-Link Status Register autonomously clears to '0', the Read#2 of the Data Register transfers the data read from the peripheral/BC-Link companion chip to the EC.

- 1. Software starts by checking the status of the BUSY bit in the Status Register. If the BUSY bit is '0', proceed. If BUSY is '1', firmware must wait until it is '0'.
- 2. Software writes the address of the register to be read into the BC-Link Address Register.
- 3. Software then reads the Data Register. This read returns random data. The read activates the BC-Link Master state machine to transmit the read request packet to the BC-Link companion. When the transfer initiates, the hardware sets the BUSY bit to a '1'.
- 4. The BC-Link Companion reads the selected register and transmits the read response packet to the BC-Link Master. The Companion will ignore the read request if there is a CRC error; this will cause the Master state machine to time-out and issue a BC\_ERR Interrupt.

- 5. The Master state machine loads the Data Register, issues a BUSY Bit Clear interrupt and clears the BUSY bit to '0'.
- 6. Software, after either receiving the Bit Clear interrupt, or polling the BUSY bit until it is '0', checks the BC\_ERR bit in the Status Register.
- 7. Software can now read the Data Register which contains the valid data if there was no BC Bus error.
- 8. If a Bus Error occurs, firmware must issue a soft reset by setting the RESET bit in the Status Register to '1'.
- 9. The read can re-tried once BUSY is cleared.

**Note:** Steps 3 thorough 7 should be completed as a contiguous sequence. If not the interface could be presenting incorrect data when software thinks it is accessing a valid register read.

#### 31.10.2 BC-LINK MASTER WRITE OPERATION

- 1. Software starts by checking the status of the BUSY bit in the BC-Link Status Register. If the BUSY bit is '0', proceed. If BUSY is '1', firmware must wait until it is '0'.
- 2. Software writes the address of the register to be written into the BC-Link Address Register.
- 3. Software writes the data to be written into the addressed register in to the BC-Link Data Register.
- 4. The write to the Data Register starts the BC\_Link write operation. The Master state machine sets the BUSY bit.
- 5. The BC-Link Master Interface transmits the write request packet.
- 6. When the write request packet is received by the BC-Link companion, the CRC is checked and data is written to the addressed companion register.
- 7. The companion sends an ACK if the write is completed. A time-out will occur approximately 16 BC-Link clocks after the packet is sent by the Master state machine. If a time-out occurs, the state machine will set the BC\_ERR bit in the Status Register to '1' approximately 48 clocks later and then clear the BUSY bit.
- 8. The Master state machine issues the Bit Clear interrupt and clears the BUSY bit after receiving the ACK from the Companion
- 9. If a Bus Error occurs, firmware must issue a soft reset by setting the RESET bit in the Status Register to '1'.
- 10. The write can re-tried once BUSY is cleared.

# 31.11 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the BC-Link Master interface. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

#### TABLE 31-7: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 31-1) |
|----------------|--------------------|------|----------------------------------|--------------------------|
| BC-LINK        | 0                  | EC   | 32-bit internal<br>address space | 4000_BC00h               |

**Note 31-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 31-8: EC-ONLY REGISTER SUMMARY

| Register Name                 | EC Offset |
|-------------------------------|-----------|
| BC-Link Status Register       | 00h       |
| BC-Link Address Register      | 04h       |
| BC-Link Data Register         | 08h       |
| BC-Link Clock Select Register | 0Ch       |

# 31.11.1 BC-LINK STATUS REGISTER

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |         |                |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
| 31:4   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R    | -       | -              |
| 7      | RESET<br>When this bit is '1'the BC_Link Master Interface will be placed in<br>reset and be held in reset until this bit is cleared to '0'. Setting<br>RESET to '1' causes the BUSY bit to be set to '1'. The BUSY<br>remains set to '1' until the reset operation of the BC Interface is com-<br>pleted, which takes approximately 48 BC clocks.<br>The de-assertion of the BUSY bit on reset will not generate an inter-<br>rupt, even if the BC_BUSY_CLR_INT_EN bit is '1'. The BUSY bit<br>must be polled in order to determine when the reset operation has<br>completed | R/W  | 1h      | VCC1_R<br>ESET |
| 6      | completed.         6       BC_ERR         This bit indicates that a BC Bus Error has occurred. If an error occurs this bit is set by hardware when the BUSY bit is cleared. This bit is cleared when written with a '1'. An interrupt is generated If this bit is '1' and BC_ERR_INT_EN bit is '1'. Errors that cause this interrupt are:         • Bad Data received by the BASE (CRC Error)         • Time-out caused by the COMPANION not responding.         All COMPANION errors cause the COMPANION to abort the opera-                                                 |      | Oh      | VCC1_R<br>ESET |
| 5      | tion and the BASE to time-out.<br>BC_ERR_INT_EN<br>This bit is an enable for generating an interrupt when the BC_ERR<br>bit is set by hardware. When this bit is '1', the interrupt signal is<br>enabled. When this bit is '0', the interrupt is disabled.                                                                                                                                                                                                                                                                                                                    | R/W  | Ob      | VCC1_R<br>ESET |
| 4      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | Oh      | VCC1_R<br>ESET |
| 3:1    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R    | -       | -              |
| 0      | BUSY<br>This bit is asserted to '1' when the BC interface is transferring data<br>and on reset. Otherwise it is cleared to '0'. When this bit is cleared<br>by hardware, an interrupt is generated if the BC_BUSY_CL-<br>R_INT_EN bit is set to '1'.                                                                                                                                                                                                                                                                                                                          | R    | 1h      | VCC1_R<br>ESET |

# 31.11.2 BC-LINK ADDRESS REGISTER

| Offset | 04h                                                   |      |         |                |
|--------|-------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                           | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                              | R    | -       | -              |
| 7:0    | ADDRESS R/W 0h                                        |      | 0h      | VCC1_R         |
|        | Address in the Companion for the BC-Link transaction. |      |         |                |

## 31.11.3 BC-LINK DATA REGISTER

| Offset | 08h                                                                                                                                                                                            |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                       | R    | -       | -              |
| 7:0    | DATA<br>As described in Section 31.10.1, "BC-Link Master READ Operation"<br>and Section 31.10.2, "BC-Link Master WRITE Operation", this regis-<br>ter hold data used in a BC-Link transaction. | R/W  | Oh      | VCC1_R<br>ESET |

# 31.11.4 BC-LINK CLOCK SELECT REGISTER

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                                                               |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 31:8   | Reserved                                                                                                                                                                                                                                                                                                                                                                          | R    | -       | -              |
| 7:0    | DIVIDER<br>The BC Clock is set to the Master Clock divided by this field, or<br>48MHz/ (Divider +1). The clock divider bits can only can be changed<br>when the BC Bus is in soft RESET (when either the Reset bit is set<br>by software or when the BUSY bit is set by the interface).<br>Example settings for DIVIDER are shown in Table 31-9, "Example<br>Frequency Settings". | R/W  | 4h      | VCC1_R<br>ESET |

# TABLE 31-9: EXAMPLE FREQUENCY SETTINGS

| Divider | Frequency |
|---------|-----------|
| 0       | 48MHz     |
| 1       | 24MHz     |
| 2       | 16MHz     |
| 3       | 12MHz     |
| 4       | 9.6MHz    |
| 15      | 2.18MHz   |
| 2A      | 1.12MHz   |

# 32.0 TRACE FIFO DEBUG PORT (TFDP)

# 32.1 Introduction

The TFDP serially transmits Embedded Controller (EC)-originated diagnostic vectors to an external debug trace system.

# 32.2 References

No references have been cited for this chapter.

# 32.3 Terminology

There is no terminology defined for this chapter.

# 32.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 32-1: I/O DIAGRAM OF BLOCK

# 32.5 Signal Description

The Signal Description Table lists the signals that are typically routed to the pin interface.

| TABLE 32-1: | SIGNAL DESCRIPTION TABLE |
|-------------|--------------------------|
|-------------|--------------------------|

| Name      | Direction | Description                              |
|-----------|-----------|------------------------------------------|
| TFDP Clk  | Output    | Derived from EC Bus Clock.               |
| TFDP Data | Output    | Serialized data shifted out by TFDP Clk. |

# 32.6 Host Interface

The registers defined for the Trace FIFO Debug Port (TFDP) are accessible by the various hosts as indicated in Section 32.11, "EC-Only Registers".

# 32.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 32.7.1 POWER DOMAINS

#### TABLE 32-2: POWER SOURCES

| Name | Description                                                           |
|------|-----------------------------------------------------------------------|
| VCC1 | This power well sources all of the registers and logic in this block. |

# 32.7.2 CLOCK INPUTS

#### TABLE 32-3: CLOCK INPUTS

| Name                   | Description                                      |
|------------------------|--------------------------------------------------|
| 48 MHz Ring Oscillator | This clock input is used to derive the TFDP Clk. |

## 32.7.3 RESETS

#### TABLE 32-4: RESET SIGNALS

| Name       | Description                                                            |
|------------|------------------------------------------------------------------------|
| VCC1_RESET | This reset signal resets all of the registers and logic in this block. |

#### 32.8 Interrupts

There are no interrupts generated from this block.

## 32.9 Low Power Modes

The Trace FIFO Debug Port (TFDP) may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

# 32.10 Description

The TFDP is a unidirectional (from processor to external world) two-wire serial, byte-oriented debug interface for use by processor firmware to transmit diagnostic information.

The TFDP consists of the Debug Data Register, Debug Control Register, a Parallel-to-Serial Converter, a Clock/Control Interface and a two-pin external interface (TFDP Clk, TFDP Data).

# FIGURE 32-2: BLOCK DIAGRAM OF TFDP DEBUG PORT



The firmware executing on the embedded controller writes to the Debug Data Register to initiate a transfer cycle. At first, data from the Debug Data Register is shifted into the LSB. Afterwards, it is transmitted at the rate of one byte per transfer cycle.

Data is transferred in one direction only from the Debug Data Register to the external interface. The data is shifted out at the clock edge. The clock edge is selected by the EDGE\_SEL bit in the Debug Control Register. After being shifted out, valid data is provided at the opposite edge of the TFDP\_CLK. For example, when the EDGE\_SEL bit is '0' (default), valid data is maintained at the falling edge of TFDP\_CLK. The Setup Time (to the falling edge of TFDP\_CLK) is 10 ns, minimum. The Hold Time is 1 ns, minimum.

When the Serial Debug Port is inactive, the TFDP\_CLK and TFDP\_DAT outputs are '1.' The EC Bus Clock clock input is the transfer clock.

# FIGURE 32-3: DATA TRANSFER



# 32.11 EC-Only Registers

The registers listed in the EC-Only Register Summary table are for a single instance of the Trace FIFO Debug Port (TFDP). The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in the EC-Only Register Base Address Table.

#### TABLE 32-5: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance  | Instance<br>Number | Host | Address Space                    | Base Address |
|-----------------|--------------------|------|----------------------------------|--------------|
| TFDP Debug Port | 0                  | EC   | 32-bit internal<br>address space | 4000_8C00h   |

The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 32-6: EC-ONLY REGISTER SUMMARY

| Offset | Register Name (Mnemonic) |  |
|--------|--------------------------|--|
| 00h    | Debug Data Register      |  |
| 04h    | Debug Control Register   |  |

32.11.1 DEBUG DATA REGISTER

The Debut Data Register is Read/Write. It always returns the last data written by the TFDP or the power-on default '00h'.

| Offset | 00h                                                                                                                                                                                                           |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                   | Туре | Default | Reset<br>Event |
|        | DATA<br>Debug data to be shifted out on the TFDP Debug port. While data is<br>being shifted out, the Host Interface will 'hold-off' additional writes to<br>the data register until the transfer is complete. | R/W  | 00h     | VCC1_R<br>ESET |

## 32.11.2 DEBUG CONTROL REGISTER

| Offset | 04h                                                                                                                                                                                                 |      |         |                |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                         | Туре | Default | Reset<br>Event |
| 7      | Reserved                                                                                                                                                                                            | R    | -       | -              |
| 6:4    | IP_DELAY<br>Inter-packet Delay. The delay is in terms of TFDP Debug output<br>clocks. A value of 0 provides a 1 clock inter-packet period, while a<br>value of 7 provides 8 clocks between packets: | R/W  | 000b    | VCC1_R<br>ESET |
| 3:2    | DIVSEL<br>Clock Divider Select. The TFDP Debug output clock is determined<br>by this field, according to Table 32-7, "TFDP Debug Clocking":                                                         | R/W  | 00b     | VCC1_R<br>ESET |
| 1      | EDGE_SEL<br>1= Data is shifted out on the falling edge of the debug clock<br>0= Data is shifted out on the rising edge of the debug clock (Default)                                                 | R/W  | 0b      | VCC1_R<br>ESET |
| 0      | EN<br>Enable.<br>1=Clock enabled<br>0=Clock is disabled (Default)                                                                                                                                   | R/W  | Ob      | VCC1_R<br>ESET |

## TABLE 32-7: TFDP DEBUG CLOCKING

| divsel | TFDP Debug Clock |
|--------|------------------|
| 00     | 24 MHz           |
| 01     | 12 MHz           |
| 10     | 6 MHz            |
| 11     | Reserved         |

# 33.0 ANALOG TO DIGITAL CONVERTER

# 33.1 Introduction

This block is designed to convert external analog voltage readings into digital values. It consists of a single successiveapproximation Analog-Digital Converter that can be shared among five inputs.

**Note:** Transitions on ADC GPIOs are not permitted when Analog to Digital Converter readings are being taken.

# 33.2 References

No references have been cited for this chapter

# 33.3 Terminology

No terminology is defined for this chapter

# 33.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.

# FIGURE 33-1: I/O DIAGRAM OF BLOCK



# 33.5 Signal Description

The Signal Description Table lists the signals that are typically routed to the pin interface.

#### TABLE 33-1: SIGNAL DESCRIPTION TABLE

| Name    | Direction | Description                            |
|---------|-----------|----------------------------------------|
| ADC 4:0 | Input     | ADC Analog Voltage Input 4:0 from pins |

**Note:** VREF\_ADC, the Analog Voltage Reference of 3.0V, is internally generated in the IP block.

# 33.6 Host Interface

The registers defined for the Trace FIFO Debug Port are accessible by the various hosts as indicated in Section 33.11, "EC-Only Registers".

#### 33.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 33.7.1 POWER DOMAINS

#### TABLE 33-2: POWER SOURCES

| Name | Description                                                             |  |
|------|-------------------------------------------------------------------------|--|
| VCC1 | This power well sources the registers tn this block.                    |  |
| AVCC | This power well sources of the logic in this block, except where noted. |  |
| AVSS | This is the ground signal for the block.                                |  |

# 33.7.2 CLOCK INPUTS

#### TABLE 33-3: CLOCK INPUTS

| Name   | Description                                                                            |  |
|--------|----------------------------------------------------------------------------------------|--|
| 1.2MHz | This derived clock signal drives selected logic (1.2 MHz clock with a 50% duty cycle). |  |

#### 33.7.3 RESETS

#### TABLE 33-4: RESET SIGNALS

| Name       | Description                                                            |  |
|------------|------------------------------------------------------------------------|--|
| VCC1_RESET | This reset signal resets all of the registers and logic in this block. |  |

#### 33.8 Interrupts

#### TABLE 33-5: EC INTERRUPTS

| Source         | Description                                                                  |  |
|----------------|------------------------------------------------------------------------------|--|
| ADC_Single_Int | Interrupt signal from ADC controller to EC for Single-Sample ADC conversion. |  |
| ADC_Repeat_Int | Interrupt signal from ADC controller to EC for Repeated ADC conversion.      |  |

#### 33.9 Low Power Modes

The ADC may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry.

The ADC is designed to conserve power when it is either sleeping or disabled. It is disabled via the Activate Bit and sleeps when the ADC\_SLEEP\_EN signal is asserted. The sleeping state only controls clocking in the ADC and does not power down the analog circuitry. For lowest power consumption, the ADC Activate bit must be set to '0.'

**Note:** The ADC VREF must be powered down in order to get the lowest deep sleep current. The ADC VREF Power down bit, ADC\_VREF\_PD\_REF is in the EC Subsystem Registers ADC VREF PD on page 381.

# 33.10 Description



FIGURE 33-2: ADC BLOCK DIAGRAM

The MEC1322 features a five channel successive approximation Analog to Digital Converter. The ADC architecture features excellent linearity and converts analog signals to 10 bit words. Conversion takes less than 12 microseconds per 10-bit word. The five channels are implemented with a single high speed ADC fed by a five input analog multiplexer. The multiplexer cycles through the five voltage channels, starting with the lowest-numbered channel and proceeding to the highest-number channel, selecting only those channels that are programmed to be active.

The input range on the voltage channels spans from 0V to the internal voltage reference. With an internal voltage reference of 3.0V, this provides resolutions of 2.9mV. The range can easily be extended with the aid of resistor dividers. The accuracy of any voltage reading depends on the accuracy and stability of the voltage reference input.

**Note:** The ADC pins are 3.3V tolerant.

The ADC conversion cycle starts either when the Start\_Single bit in the ADC to set to 1 or when the ADC Repeat Timer counts down to 0. When the Start\_Single is set to 1 the conversion cycle converts channels enabled by configuration bits in the ADC Single Register. When the Repeat Timer counts down to 0 the conversion cycle converts channels enabled by configuration bits in the ADC Repeat Register. When both the Start\_Single bit and the Repeat Timer request conversions the Start\_Single conversion is completed first.

Conversions always start with the lowest-numbered enabled channel and proceed to the highest-numbered enabled channel.

**Note:** If software repeatedly sets Start\_Single to 1 at a rate faster than the Repeat Timer count down interval, the conversion cycle defined by the ADC Repeat Register will not be executed.

#### 33.10.1 REPEAT MODE

 Repeat Mode will start a conversion cycle of all ADC channels enabled by bits Rpt\_En[4:0] in the ADC Repeat Register. The conversion cycle will begin after a delay determined by Start\_Delay[15:0] in the ADC Delay Register.

- After all channels enabled by Rpt\_En[4:0] are complete, Repeat\_Done\_Status will be set to 1. This status bit is
  cleared when the next repeating conversion cycle begins to give a reflection of when the conversion is in progress.
- As long as Start\_Repeat is 1 the ADC will repeatedly begin conversion cycles with a period defined by Repeat\_Delay[15:0].
- If the delay period expires and a conversion cycle is already in progress because <a href="https://www.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.stattem.statt

## 33.10.2 SINGLE MODE

- The Single Mode conversion cycle will begin without a delay. After all channels enabled by Single\_En[4:0] are complete, Single\_Done\_Status will be set to 1. When the next conversion cycle begins the bit is cleared.
- If Start\_Single is written with a 1 while a conversion cycle is in progress because Start\_Repeat is set, the conversion cycle will complete, followed immediately by a conversion cycle using Single\_En[4:0] to control the channel conversions.

# 33.11 EC-Only Registers

The registers listed in the Table 33-7, "Analog to Digital Converter Register Summary" are for a single instance of the Analog to Digital Converter block. The addresses of each register listed in this table are defined as a relative offset to the host "Base Address" defined in Table 33-6, "Analog to Digital Converter Base Address Table".

#### TABLE 33-6: ANALOG TO DIGITAL CONVERTER BASE ADDRESS TABLE

| Instance Name | Instance<br>Number | Host | Address Space                 | Base Address (Note 33-1) |
|---------------|--------------------|------|-------------------------------|--------------------------|
| ADC           | 0                  | EC   | 32-bit internal address space | 4000_7C00h               |

**Note 33-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

#### TABLE 33-7: ANALOG TO DIGITAL CONVERTER REGISTER SUMMARY

| Offset | Register Name (Mnemonic)       |  |  |
|--------|--------------------------------|--|--|
| 00h    | ADC Control Register           |  |  |
| 04h    | ADC Delay Register             |  |  |
| 08h    | ADC Status Register            |  |  |
| 0Ch    | ADC Single Register            |  |  |
| 10h    | ADC Repeat Register            |  |  |
| 14h    | ADC Channel 0 Reading Register |  |  |
| 18h    | ADC Channel 1 Reading Register |  |  |
| 1Ch    | ADC Channel 2 Reading Register |  |  |
| 20h    | ADC Channel 3 Reading Register |  |  |
| 24h    | ADC Channel 4 Reading Register |  |  |

# 33.11.1 ADC CONTROL REGISTER

The ADC Control Register is used to control the behavior of the Analog to Digital Converter.

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 31:8   | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RES  |         |                |
| 7      | <b>Single_Done_Status</b><br>This bit is cleared when it is written with a 1. Writing a 0 to this bit<br>has no effect.<br>This bit can be used to generate an EC interrupt.                                                                                                                                                                                                                                                                                                                               | R/WC | Oh      | VCC1_F<br>ESET |
|        | <ul><li>0: ADC single-sample conversion is not complete. This bit is cleared whenever an ADC conversion cycle begins for a single conversion cycle.</li><li>1: ADC single-sample conversion is completed. This bit is set to 1 when all enabled channels in the single conversion cycle.</li></ul>                                                                                                                                                                                                         |      |         |                |
| 6      | <ul> <li>Repeat_Done_Status</li> <li>This bit is cleared when it is written with a 1. Writing a 0 to this bit has no effect.</li> <li>This bit can be used to generate an EC interrupt.</li> <li>0: ADC repeat-sample conversion is not complete. This bit is cleared whenever an ADC conversion cycle begins for a repeating conversion cycle.</li> <li>1: ADC repeat-sample conversion is completed. This bit is set to 1 when all enabled channels in a repeating conversion cycle complete.</li> </ul> | R/WC | Oh      | VCC1_F<br>ESET |
| 5      | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RES  |         |                |
| 4      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | Oh      | VCC1_F<br>ESET |
| 3      | Power_Saver_Dis 0: Power saving feature is enabled. The Analog to Digital Converter controller powers down the ADC between conversion sequences. 1: Power saving feature is disabled.                                                                                                                                                                                                                                                                                                                      | R/W  | Oh      | VCC1_F<br>ESET |
| 2      | Start_Repeat 0: The ADC Repeat Mode is disabled. Note: This setting will not ter- minate any conversion cycle in process, but will inhibit any further periodic conversions. 1: The ADC Repeat Mode is enabled. This setting will start a conver- sion cycle of all ADC channels enabled by bits Rpt_En[4:0] in the ADC Repeat Register.                                                                                                                                                                   | R/W  | Oh      | VCC1_F<br>ESET |
| 1      | Start_Single         0: The ADC Single Mode is disabled.         1: The ADC Single Mode is enabled. This setting starts a single conversion cycle of all ADC channels enabled by bits Single_En[4:0] in the ADC Single Register.         Note:       This bit is self-clearing                                                                                                                                                                                                                             | R/W  | Oh      | VCC1_F<br>ESET |

| Offset | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 0      | Activate<br>0: The ADC is disabled and placed in its lowest power state. Note:<br>Any conversion cycle in process will complete before the block is<br>shut down, so that the reading registers will contain valid data but no<br>new conversion cycles will begin.<br>1: ADC block is enabled for operation. Start_Single or Start_Repeat<br>can begin data conversions by the ADC. Note: A reset pulse is sent<br>to the ADC core when this bit changes from 0 to 1. | R/W  | Oh      | VCC1_R<br>ESET |

## 33.11.2 ADC DELAY REGISTER

The ADC Delay register determines the delay from setting Start\_Repeat in the ADC Control Register and the start of a conversion cycle. This register also controls the interval between conversion cycles in repeat mode.

| Offset | 04h                                                                                                                                                                                                                                                                                                                                                                            |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                    | Туре | Default | Reset<br>Event |
| 31:16  | <b>Repeat_Delay[15:0]</b><br>This field determines the interval between conversion cycles when<br>Start_Repeat is 1. The delay is in units of 40μs. A value of 0 means<br>no delay between conversion cycles, and a value of 0xFFFF means<br>a delay of 2.6 seconds.<br>This field has no effect when Start_Single is written with a 1.                                        | R/W  | 0000h   | VCC1_R<br>ESET |
| 15:0   | <b>Start_Delay[15:0]</b><br>This field determines the starting delay before a conversion cycle is begun when Start_Repeat is written with a 1. The delay is in units of $40\mu s$ . A value of 0 means no delay before the start of a conversion cycle, and a value of 0xFFFF means a delay of 2.6 seconds.<br>This field has no effect when Start_Single is written with a 1. | R/W  | 0000h   | VCC1_R<br>ESET |

# 33.11.3 ADC STATUS REGISTER

The ADC Status Register indicates whether the ADC has completed a conversion cycle.

| Offset | 08h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:5   | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RES  |         |                |
| 4:0    | ADC_Ch_Status[4:0]<br>All bits are cleared by being written with a '1'.<br>0: conversion of the corresponding ADC channel is not complete<br>1: conversion of the corresponding ADC channel is complete<br>Note: for enabled single cycles, the Single_Done_Status bit in the<br>ADC Control Register is also set after all enabled channel conver-<br>sion are done; for enabled repeat cycles, the Repeat_Done_Status<br>in the ADC Control Register is also set after all enabled channel con-<br>version are done. | R/WC | 00h     | VCC1_R<br>ESET |

## 33.11.4 ADC SINGLE REGISTER

The ADC Single Register is used to control which ADC channel is captured during a Single-Sample conversion cycle initiated by the Start\_Single bit in the ADC Control Register.

**APPLICATION NOTE:** Do not change the bits in this register in the middle of a conversion cycle to insure proper operation.

| Offset | 0Ch                                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:5   | RESERVED                                                                                                                                                                                                                                                                                                                               | RES  |         |                |
| 4:0    | Single_En[4:0]<br>0: single cycle conversions for this channel are disabled<br>1: single cycle conversions for this channel are enabled<br>Each bit in this field enables the corresponding ADC channel when a<br>single cycle of conversions is started when the Start_Single bit in the<br>ADC Control Register is written with a 1. | R/W  | 00h     | VCC1_R<br>ESET |

#### 33.11.5 ADC REPEAT REGISTER

The ADC Repeat Register is used to control which ADC channels are captured during a repeat conversion cycle initiated by the Start\_Repeat bit in the ADC Control Register.

| Offset | 10h                                                                                                                                                                                                                                                                                                                    |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                                                                                            | Туре | Default | Reset<br>Event |
| 31:5   | RESERVED                                                                                                                                                                                                                                                                                                               | RES  |         |                |
| 4:0    | <b>Rpt_En[4:0]</b><br>0: repeat conversions for this channel are disabled<br>1: repeat conversions for this channel are enabled<br>Each bit in this field enables the corresponding ADC channel for<br>each pass of the Repeated ADC Conversion that is controlled by bit<br>Start_Repeat in the ADC Control Register. | R/W  | 00h     | VCC1_R<br>ESET |

#### 33.11.6 ADC CHANNEL READING REGISTERS

All 5 ADC channels return their results into a 32-bit reading register. In each case the low 10 bits of the reading register return the result of the Analog to Digital conversion and the upper 22 bits return 0. Table 33-7, "Analog to Digital Converter Register Summary," on page 371 shows the addresses of all the reading registers.

**Note:** The ADC Channel Reading Registers access require single 16, or 32 bit reads; i.e., two 8 bit reads cannot ensure data coherency.

| Offset | See Table 33-7, "Analog to Digital Converter Register Summary"                             |      |         |                |
|--------|--------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                | Туре | Default | Reset<br>Event |
| 31:10  | RESERVED                                                                                   | RES  |         |                |
| 9:0    | ADCx_[9:0]<br>This read-only field reports the 10-bit output reading of the Input<br>ADCx. | R/W  | 000h    | VCC1_R<br>ESET |

# 34.0 VBAT-POWERED RAM

# 34.1 Overview

The VBAT Powered RAM provides a 64 Byte Random Accessed Memory that is operational while the main power rail is operational, and will retain its values powered by battery power while the main rail is unpowered.

# 34.2 References

No references have been cited for this feature.

# 34.3 Terminology

There is no terminology defined for this section.

# 34.4 Interface

This block is designed to be accessed externally via the pin interface and internally via a registered host interface.



# FIGURE 34-1: I/O DIAGRAM OF BLOCK

# 34.5 Signal Description

There are no external signals for this block.

# 34.6 Host Interface

The registers defined for the Keyboard Scan Interface are accessible by the various hosts as indicated in Section 34.11, "Registers".

# 34.7 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

## 34.7.1 POWER DOMAINS

#### TABLE 34-1: POWER SOURCES

| Name | Description                                                                        |
|------|------------------------------------------------------------------------------------|
| VCC1 | The main power well used when the VBAT RAM is accessed by the EC.                  |
|      | The power well used to retain memory state while the main power rail is unpowered. |

#### 34.7.2 CLOCK INPUTS

No special clocks are required for this block.

#### 34.7.3 RESETS

#### TABLE 34-2: RESET SIGNALS

| Name     | Description                                                                          |
|----------|--------------------------------------------------------------------------------------|
| VBAT_POR | This signal resets all the registers and logic in this block to their default state. |

## 34.8 Interrupts

This block does not generate any interrupts.

## 34.9 Low Power Modes

The VBAT-Powered RAM automatically enters a low power mode whenever it is not being accessed by the EC. There is no chip-level Sleep Enable input.

## 34.10 Description

#### FIGURE 34-2: VBAT RAM BLOCK DIAGRAM



The VBAT Powered RAM provides a 64 Byte Random Accessed Memory that is operational while VCC1 is powered, and will retain its values powered by VBAT while VCC1 is unpowered. The RAM is organized as a 16 words x 32-bit wide for a total of 64 bytes.

# 34.11 Registers

#### 34.11.1 REGISTERS SUMMARY

The registers listed in the Table 34-3, "EC-Only Register Base Address Table" are for a single instance of the Keyboard Scan Interface block. Each 32-bit RAM location is an offset from the EC base address.

# TABLE 34-3: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance   | Instance<br>Number | Host | Address Space                    | Base Address (Note 34-1) |
|------------------|--------------------|------|----------------------------------|--------------------------|
| VBAT-Powered RAM | 0                  | EC   | 32-bit internal<br>address space | 4000_A800h               |

**Note 34-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

# 35.0 EC SUBSYSTEM REGISTERS

# 35.1 Introduction

This chapter defines a bank of registers associated with the EC Subsystem.

## 35.2 References

None

## 35.3 Interface

This block is designed to be accessed internally by the EC via the register interface.

## 35.4 Power, Clocks and Reset

This section defines the Power, Clock, and Reset parameters of the block.

#### 35.4.1 POWER DOMAINS

#### TABLE 35-1: POWER SOURCES

| Name | Description                                                                 |
|------|-----------------------------------------------------------------------------|
|      | The EC Subsystem Registers are all implemented on this single power domain. |

#### 35.4.2 CLOCK INPUTS

This block does not require any special clock inputs. All register accesses are synchronized to the host clock.

#### 35.4.3 RESETS

#### TABLE 35-2: RESET SIGNALS

| Name       | Description                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------|
| VCC1_RESET | This reset signal, which is an input to this block, resets all the logic and registers to their initial default state. |

#### 35.5 Interrupts

This block does not generate any interrupt events.

#### 35.6 Low Power Modes

The EC Subsystem Registers may be put into a low power state by the chip's Power, Clocks, and Reset (PCR) circuitry. When this block is commanded to sleep it will still allow read/write access to the registers.

#### 35.7 Description

The EC Subsystem Registers block is a block implemented for aggregating miscellaneous registers required by the Embedded Controller (EC) Subsystem that are not unique to a block implemented in the EC subsystem.

# 35.8 EC-Only Registers

TABLE 35-3: EC-ONLY REGISTER BASE ADDRESS TABLE

| Block Instance | Instance<br>Number | Host | Address Space                    | Base Address (Note 35-1) |
|----------------|--------------------|------|----------------------------------|--------------------------|
| EC_REG_BANK    | 0                  | EC   | 32-bit internal<br>address space | 4000_FC00h               |

**Note 35-1** The Base Address indicates where the first register can be accessed in a particular address space for a block instance.

| Offset | Register Name     |
|--------|-------------------|
| 04h    | MCHP Reserved     |
| 08h    | MCHP Reserved     |
| 0Ch    | MCHP Reserved     |
| 10h    | MCHP Reserved     |
| 14h    | AHB Error Control |
| 18h    | Interrupt Control |
| 1Ch    | ETM TRACE Enable  |
| 20h    | JTAG Enable       |
| 24h    | MCHP Reserved     |
| 28h    | WDT Event Count   |
| 2Ch    | MCHP Reserved     |
| 30h    | MCHP Reserved     |
| 34h    | MCHP Reserved     |
| 38h    | ADC VREF PD       |
| 3Ch    | MCHP Reserved     |
| 40h    | MCHP Reserved     |

TABLE 35-4: RUNTIME REGISTER SUMMARY

## 35.8.1 AHB ERROR CONTROL

| Offset | t <sup>14h</sup>                                                                                                                 |      |         |                |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|--|--|
| Bits   | Description                                                                                                                      | Туре | Default | Reset<br>Event |  |  |
| 7:1    | 7:1 Reserved                                                                                                                     |      | -       | -              |  |  |
| 0      | <ul><li>0 AHB_ERROR_DISABLE</li><li>0: EC memory exceptions are enabled.</li><li>1: EC memory exceptions are disabled.</li></ul> |      | Oh      | VCC1_R<br>ESET |  |  |

# 35.8.2 INTERRUPT CONTROL

| Offset | 18h                                                                                                                                                                                                                                         |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                 | Туре | Default | Reset<br>Event |
| 31:1   | Reserved                                                                                                                                                                                                                                    | R    | -       | -              |
| 0      | NVIC_EN<br>This bit enables Alternate NVIC IRQ's Vectors. The Alternate NVIC<br>Vectors provides each interrupt event with a dedicated (direct) NVIC<br>vector.<br>0 = Alternate NVIC vectors disabled<br>1= Alternate NVIC vectors enabled | R/W  | 1b      | VCC1_R<br>ESET |

# 35.8.3 ETM TRACE ENABLE

| Offset | 1Ch                                                                                                                                                                                               |      |         |                |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                       | Туре | Default | Reset<br>Event |
| 31:1   | Reserved                                                                                                                                                                                          | R    | -       | -              |
| 0      | TRACE_EN<br>This bit enables the ARM TRACE debug port (ETM/ITM). The Trace<br>Debug Interface pins are forced to the TRACE functions.<br>0 = ARM TRACE port disabled<br>1= ARM TRACE port enabled | R/W  | Ob      | VCC1_R<br>ESET |

# 35.8.4 JTAG ENABLE

| Offset | 20h                                                                                                                                                                                                                                                  |      |         |                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                          | Туре | Default | Reset<br>Event |
| 31:1   | Reserved                                                                                                                                                                                                                                             | R    | -       | -              |
| 0      | JTAG_EN<br>This bit enables the JTAG debug port.<br>0 = JTAG port disabled. JTAG cannot be enabled (i.e., the TRST#<br>pin is ignored and the JTAG signals remain in their non-JTAG<br>state).<br>1= JTAG port enabled. A high on TRST# enables JTAG | R/W  | Ob      | VCC1_R<br>ESET |

# 35.8.5 WDT EVENT COUNT

| Offset | 28h                                                                                                                                                                                                                                        |      |         |                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                                                                                                                                                                                                                | Туре | Default | Reset<br>Event |
| 31:4   | Reserved                                                                                                                                                                                                                                   | R    | -       | -              |
| 3:0    | WDT_COUNT<br>These EC R/W bits are cleared to 0 on VCC1 POR, but <u>not</u> on a<br>WDT.<br><b>Note:</b> This field is written by Boot ROM firmware to indicate the<br>number of times a WDT fired before loading a good EC<br>code image. | R/W  | Ob      | VCC1_R<br>ESET |

## 35.8.6 ADC VREF PD

| Offset | 38h                                                     |      |         |                |
|--------|---------------------------------------------------------|------|---------|----------------|
| Bits   | Description                                             | Туре | Default | Reset<br>Event |
| 31:1   | Reserved                                                | R    | -       | -              |
| 0      | ADC_VREF_PD_REF<br>ADC VREF Power down<br>0=on<br>1=off | R/W  | 0b      | VCC1_R<br>ESET |

# 36.0 TEST MECHANISMS

# 36.1 Introduction

This section defines the XNOR Chain for board test.

Other test mechanisms for the ARM are described in Chapter 7.0, "ARM M4F Based Embedded Controller".

# 36.2 XNOR Chain

## 36.2.1 OVERVIEW

The XNOR Chain test mode provides a means to confirm that all MEC1322 pins are in contact with the motherboard during assembly and test operations.

An example of an XNOR Chain test structure is illustrated below in 36.2.3Figure 36-1. When the XNOR Chain test mode is enabled all pins, except for the Excluded Pins shown in Section 36.2.2, are disconnected from their internal functions and forced as inputs to the XNOR Chain. This allows a single input pin to toggle the XNOR Chain output if all other input pins are held high or low. The XNOR Chain output is the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_-DATA/XNOR.

The tests that are performed when the XNOR Chain test mode is enabled require the board-level test hardware to control the device pins and observe the results at the XNOR Chain output pin; e.g., as described in Section 36.2.3, "Test Procedure," on page 383.

## 36.2.2 EXCLUDED PINS

All pins in the pinout are included in the XNOR chain, except the following:

- Power Pins (VCC1, AVCC, VBAT, VREF\_PECI)
- Ground Pins (VSS, AVSS, VSS\_VBAT)
- CAP
- Crystal pins (XTAL1, XTAL2)
- Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_DATA/XNOR
- Test Port (JTAG\_RST#, KSO02/GPIO101/JTAG\_TDI, KSO03/GPIO102/JTAG\_TDO, KSO01/GPIO100/JTAG\_TMS, and KSO00/GPIO000/JTAG\_TCK)

# FIGURE 36-1: XNOR CHAIN TEST STRUCTURE



# 36.2.3 TEST PROCEDURE

#### 36.2.3.1 Setup

## Warning: Ensure power supply is off during Setup.

- 1. Connect JTAG\_RST# to ground.
- 2. Connect the VSS, AVSS, VSS\_VBAT pins to ground.
- 3. Connect the VCC1, AVCC, VBAT pins to an unpowered 3.3V power source.
- 4. Connect the VREF\_PECI pin to an unpowered 1.8V power source.
- 5. Connect an oscilloscope or voltmeter to the Test Output pin.
- 6. All other pins should be tied to ground.

#### Note: There are 101 pins in the XNOR Chain.

## 36.2.3.2 Testing

- 1. Turn on the 3.3V power source.
- 2. Enable the XNOR Chain as defined in Section 36.2.3.3, "Procedure to Enable the XNOR Chain".
  - **Note:** At this point all inputs to the XNOR Chain are low, except for the JTAG\_RST# pin, and the output on the Test Output pin is non-inverted from its initial state, which is dependent on the number of pins in the chain. If the number of input pins in the chain is an even number, the initial state of the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_DATA/XNOR is low. If the number of input pins in the chain is an odd number, the initial state of the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_DATA/XNOR is low. If the number of input pins in the chain is an odd number, the initial state of the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_DATA/XNOR is low.
- 3. Bring one pin in the chain high. The output on the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_-DATA/XNOR pin should toggle. Then individually toggle each of the remaining pins in the chain. Each time an input pin is toggled either high or low the Test Output Pin, pin 17: KSO04/GPIO103/TFDP\_DATA/XNOR pin should toggle.
- 4. Once the XNOR test is completed, exit the XNOR Chain Test Mode by cycling VCC1 power.

# 36.2.3.3 Procedure to Enable the XNOR Chain

//BEGIN PROCEDURE TO ENTER XNOR CHAIN

# **MEC1322**

force KSO00/GPIO000/JTAG\_TCK = 0 force KSO00/GPIO000/JTAG\_TCK = 1 force KSO00/GPIO000/JTAG\_TCK = 0 force KSO00/GPIO000/JTAG\_TCK = 1 force KSO00/GPIO000/JTAG\_TCK = 0

//Sequence 1

// Write IR with 7h

force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //1N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //2N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 1 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //3N force KSO02/GPIO101/JTAG TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 1 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //4N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG TCK = 0; //5N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0

#### 

force KSO02/GPIO101/JTAG\_TDI = 1 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //9N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 1; //Next will be EXIT1\_IR force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //10N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 1; //Next will be UPDATE\_IR force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //11N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0; //Next will be IDLE force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //12N force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0; //Next will be IDLE Wait 0 ns

## 

# 

//CMD 1 - Test force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR2) force KSO02/GPIO101/JTAG\_TDI = 1 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR3) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR4) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0

//DATA 0x01 - XNOR EN force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR5) force KSO02/GPIO101/JTAG\_TDI = 1 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR6) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR7) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR8) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P

\*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR9) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR10) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR11) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR12) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0

//ADDRESS 0x88 - Customer Control force KSO00/GPIO000/JTAG TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR13) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG TCK = 0; //N (DR14) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR15) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR16) force KSO02/GPIO101/JTAG\_TDI = 1 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P

\*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR17) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 1//`TP\_GPIO102.Check(1); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR18) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR19) force KSO02/GPIO101/JTAG TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (DR20) force KSO02/GPIO101/JTAG\_TDI = 1 force KSO01/GPIO100/JTAG\_TMS = 1 force KSO00/GPIO000/JTAG\_TCK = 1; //P \*\*Verify KSO03/GPIO102/JTAG\_TDO = 0//`TP\_GPIO102.Check(0); force KSO00/GPIO000/JTAG\_TCK = 0; //N (E1\_DR) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG TMS = 1 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //N (UP\_DR) force KSO02/GPIO101/JTAG TDI = 0 force KSO01/GPIO100/JTAG TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //N (EXTRA CLK) force KSO02/GPIO101/JTAG TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 force KSO00/GPIO000/JTAG\_TCK = 1; //P force KSO00/GPIO000/JTAG\_TCK = 0; //N (EXTRA CLK) force KSO02/GPIO101/JTAG\_TDI = 0 force KSO01/GPIO100/JTAG\_TMS = 0 Wait 100 ns

# 37.0 ELECTRICAL SPECIFICATIONS

# 37.1 Maximum Ratings\*

\*Stresses exceeding those listed could cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other condition above those indicated in the operation sections of this specification is not implied.

**Note:** When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used.

# 37.1.1 ABSOLUTE MAXIMUM THERMAL RATINGS

#### TABLE 37-1: ABSOLUTE MAXIMUM THERMAL RATINGS

| Parameter                   | Maximum Limits                                       |
|-----------------------------|------------------------------------------------------|
| Operating Temperature Range | 0°C to +70°C Commercial<br>-40°C to +85°C Industrial |
| Storage Temperature Range   | -55° to +150°C                                       |
| Lead Temperature Range      | Refer to JEDEC Spec J-STD-020B                       |

# 37.1.2 ABSOLUTE MAXIMUM SUPPLY VOLTAGE RATINGS

#### TABLE 37-2: ABSOLUTE POWER SUPPLY RATINGS

| Symbol | Parameter                                               | Maximum Limits  |
|--------|---------------------------------------------------------|-----------------|
| VBAT   | 3.0V Battery Backup Power Supply with respect to ground | -0.3V to +3.63V |
| VCC1   | VCC1 3.3V Suspend Power Supply with respect to ground   |                 |
| VCC2   | 3.3V Main Power Supply with respect to ground           | -0.3V to +3.63V |

# 37.1.3 ABSOLUTE MAXIMUM I/O VOLTAGE RATINGS

| Parameter                                               | Maximum Limits                                                                                          |  |  |  |  |  |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Voltage with respect to ground on any pin without back- | -0.3V to (Power Supply used to power the buffer) + 0.3V                                                 |  |  |  |  |  |  |
| drive protection                                        | (Note 37-1)                                                                                             |  |  |  |  |  |  |
| Note 27.1 The Power Supply used to power the bu         | Note 27.1 The Dewar Supply used to power the buffer is shown in the Signal Dewar Wall column of the Din |  |  |  |  |  |  |

**Note 37-1** The Power Supply used to power the buffer is shown in the Signal Power Well column of the Pin Multiplexing Tables in Section 1.0 "Pin Configuration".

# 37.2 Operational Specifications

#### 37.2.1 POWER SUPPLY OPERATIONAL CHARACTERISTICS

#### TABLE 37-3: POWER SUPPLY OPERATING CONDITIONS

| Symbol | Parameter                   | MIN   | TYP | MAX   | Units |
|--------|-----------------------------|-------|-----|-------|-------|
| VBAT   | Battery Backup Power Supply | 2.0   | 3.0 | 3.6   | V     |
| VCC1   | Suspend Power Supply        | 3.135 | 3.3 | 3.465 | V     |

**Note:** The specification for the VCC1 supply is +/- 5%.

# 37.2.2 AC ELECTRICAL SPECIFICATIONS

The clock rise and fall times use the standard input thresholds of 0.8V and 2.0V unless otherwise specified and the capacitive values listed in Section 37.2.2, "AC Electrical Specifications," on page 390.

# 37.2.3 CAPACITIVE LOADING SPECIFICATIONS

The following table defines the maximum capacitive load validated for the buffer characteristics listed in Table 37-4, "DC Electrical Characteristics," on page 391.

# CAPACITANCE $T_A$ = 25°C; fc = 1MHz; $V_{cc}$ = 3.3 VDC

#### Note: All output pins, except pin under test, tied to AC ground.

| Devementer                                                     | Cumhal           |     | Limits |           | 11   | Notoo     |
|----------------------------------------------------------------|------------------|-----|--------|-----------|------|-----------|
| Parameter                                                      | Symbol           | MIN | ТҮР    | MAX       | Unit | Notes     |
| Input Capacitance of PCI_I and PCI_IO pins                     | C <sub>IN</sub>  |     |        | Note 37-2 | pF   |           |
| Input Capacitance of PCI_CLK pin                               | C <sub>IN</sub>  |     |        | Note 37-2 | pF   |           |
| Output Load Capacitance supported by PCI_IO, PCI_O, and PCI_OD | C <sub>OUT</sub> |     |        | Note 37-2 | pF   |           |
| SUSCLK Input Capacitance                                       | C <sub>IN</sub>  |     |        | 10        | pF   |           |
| Input Capacitance of PECI_I and<br>PECI_IO                     | C <sub>IN</sub>  |     |        | 10        | pF   |           |
| Output Load Capacitance supported by PECI_IO and OD_PH         | C <sub>OUT</sub> |     |        | 10        | pF   |           |
| Input Capacitance (all other input pins)                       | C <sub>IN</sub>  |     |        | 10        | pF   | Note 37-3 |
| Output Capacitance (all other output pins)                     | C <sub>OUT</sub> |     |        | 20        | pF   | Note 37-4 |

**Note 37-2** The PCI buffers are designed to meet the defined PCI Local Bus Specification, Rev. 2.1, electrical requirements.

Note 37-3 All input buffers can be characterized by this capacitance unless otherwise specified.

Note 37-4 All output buffers can be characterized by this capacitance unless otherwise specified.

# 37.2.4 DC ELECTRICAL CHARACTERISTICS FOR I/O BUFFERS

# TABLE 37-4: DC ELECTRICAL CHARACTERISTICS

| Parameter                       | Symbol           | MIN          | ΤΥΡ   | MAX          | Units | Comments                                    |
|---------------------------------|------------------|--------------|-------|--------------|-------|---------------------------------------------|
|                                 |                  |              | ΡΙΟ Τ | /pe Buffe    | r     | •                                           |
| All PIO Buffers                 |                  |              |       |              |       | Internal PU/PD selected via the GPIO        |
| Pull-up current                 | I <sub>PU</sub>  | 39           | 84    | 162          | μA    | Pin Control Register.                       |
| Pull-down current               | I <sub>PD</sub>  | 39           | 65    | 105          | μA    |                                             |
| I Type Input Buffer             |                  |              |       |              |       | TTL Compatible Schmitt Trigger Input        |
| Low Input Level                 | V <sub>ILI</sub> |              |       | 0.3x<br>VCC1 | V     |                                             |
| High Input Level                | V <sub>IHI</sub> | 0.7x<br>VCC1 |       |              | V     |                                             |
| Tolerance                       |                  |              |       | 3.63         | V     | This buffer is not 5V tolerant.             |
| Schmitt Trigger Hyster-<br>esis | V <sub>HYS</sub> |              | 400   |              | mV    |                                             |
| O-2 mA Type Buffer              |                  |              |       |              |       |                                             |
| Low Output Level                | V <sub>OL</sub>  |              |       | 0.4          | V     | I <sub>OL</sub> = 2 mA                      |
| High Output Level               | V <sub>OH</sub>  | VCC1-<br>0.4 |       |              | V     | I <sub>OH</sub> = -2 mA                     |
| Tolerance                       |                  |              |       |              |       | This buffer is not 5V tolerant.             |
| IO-2 mA Type Buffer             | -                | -            | _     | _            | -     | Same characteristics as an I and an O-2mA.  |
| OD-2 mA Type Buffer             |                  |              |       |              |       |                                             |
| Low Output Level                | V <sub>OL</sub>  |              |       | 0.4          | V     | V <sub>OL</sub> = 2 mA                      |
| Tolerance                       |                  |              |       |              |       | This buffer is not 5V tolerant.             |
| IOD-2 mA Type Buffer            | -                | -            | -     | -            | -     | Same characteristics as an I and an OD-2mA. |
| O-4 mA Type Buffer              |                  |              |       |              |       |                                             |
| Low Output Level                | V <sub>OL</sub>  |              |       | 0.4          | V     | I <sub>OL</sub> = 4 mA                      |
| High Output Level               | V <sub>OH</sub>  | VCC1-<br>0.4 |       |              | V     | I <sub>OH</sub> = -4 mA                     |
| Tolerance                       |                  |              |       |              |       | This buffer is not 5V tolerant.             |
| IO-4 mA Type Buffer             | -                | -            | _     | _            | -     | Same characteristics as an I and an O-4mA.  |
| OD-4 mA Type Buffer             |                  |              |       |              |       |                                             |
| Low Output Level                | V <sub>OL</sub>  |              |       | 0.4          | V     | V <sub>OL</sub> = 4 mA                      |
| Tolerance                       |                  |              |       |              |       | This buffer is not 5V tolerant.             |
| IOD-4 mA Type Buffer            | _                | _            | _     | _            | _     | Same characteristics as an I and an OD-4mA. |

| TABLE 37-4: | DC ELECTRICAL | CHARACTERISTICS ( | (CONTINUED) | ) |
|-------------|---------------|-------------------|-------------|---|
|-------------|---------------|-------------------|-------------|---|

| TABLE 37-4: DC EL                         |                 |              |        |           |       |                                                                                        |  |
|-------------------------------------------|-----------------|--------------|--------|-----------|-------|----------------------------------------------------------------------------------------|--|
| Parameter                                 | Symbol          | MIN          | TYP    | MAX       | Units | Comments                                                                               |  |
| O-8 mA Type Buffer                        |                 |              |        |           |       |                                                                                        |  |
| Low Output Level                          | V <sub>OL</sub> |              |        | 0.4       | v     | I <sub>OL</sub> = 8 mA                                                                 |  |
| High Output Level                         | V <sub>OH</sub> | VCC1-<br>0.4 |        |           | V     | I <sub>OH</sub> = -8 mA                                                                |  |
| Tolerance                                 |                 |              |        |           |       | This buffer is not 5V tolerant.                                                        |  |
| IO-8 mA Type Buffer                       | -               | -            | _      | -         | -     | Same characteristics as an I and an O-8mA.                                             |  |
| OD-8 mA Type Buffer                       |                 |              |        |           |       |                                                                                        |  |
| Low Output Level                          | V <sub>OL</sub> |              |        | 0.4       | v     | V <sub>OL</sub> = 8 mA                                                                 |  |
| Tolerance                                 |                 |              |        |           |       | This buffer is not 5V tolerant.                                                        |  |
| IOD-8 mA Type Buffer                      | -               | _            | -      | -         | -     | Same characteristics as an I and an OD-8mA.                                            |  |
| O-12 mA Type Buffer                       |                 |              |        |           |       |                                                                                        |  |
| Low Output Level                          | V <sub>OL</sub> |              |        | 0.4       | V     | I <sub>OL</sub> = 12mA                                                                 |  |
| High Output Level                         | V <sub>OH</sub> | VCC1-<br>0.4 |        |           | V     | I <sub>OH</sub> = -12mA                                                                |  |
| Tolerance                                 |                 |              |        |           |       | This buffer is not 5V tolerant.                                                        |  |
| IO-12 mA Type Buffer                      | _               | _            | -      | -         | _     | Same characteristics as an I and an O-<br>12mA.                                        |  |
| OD-12 mA Type Buffer                      |                 |              |        |           |       |                                                                                        |  |
| Low Output Level                          | V <sub>OL</sub> |              |        | 0.4       | v     | I <sub>OL</sub> = 12mA                                                                 |  |
| Tolerance                                 |                 |              |        |           |       | This buffer is not 5V tolerant.                                                        |  |
| IOD-12 mA Type Buffer                     | -               | _            | _      | _         | -     | Same characteristics as an I and an OD-12mA.                                           |  |
|                                           |                 |              | I_AN T | ype Buffe | r     |                                                                                        |  |
| I_AN Type Buffer<br>(Analog Input Buffer) | I_AN            |              |        |           |       | Voltage range on pins:<br>-0.3V to +3.63V                                              |  |
|                                           |                 |              |        |           |       | These buffers are not 5V tolerant<br>buffers and they are not backdrive pro-<br>tected |  |

| TABLE 37-4:         DC ELECTRICAL CHARACTERISTICS (CONTINUED) |                          |                            |                          |                            |       |                                                                                     |  |  |
|---------------------------------------------------------------|--------------------------|----------------------------|--------------------------|----------------------------|-------|-------------------------------------------------------------------------------------|--|--|
| Parameter                                                     | Symbol                   | MIN                        | TYP                      | MAX                        | Units | Comments                                                                            |  |  |
|                                                               |                          | F                          | PCI_PIO                  | Type Buff                  | fer   |                                                                                     |  |  |
| All PCI_PIO Buffers                                           |                          |                            |                          |                            |       | Internal PU is selected via the GPIO<br>Pin Control Register.                       |  |  |
| Pull-up current                                               | I <sub>PU</sub>          | 0.6                        | 1                        | 1.5                        | mA    |                                                                                     |  |  |
| PCI_CLK Type Buffer                                           | PCI_ICLK                 |                            |                          |                            |       | See PCI Local Bus Specification Rev. 2.1                                            |  |  |
| PCI_IO Type Buffers                                           | PCI_IO<br>PCI_O<br>PCI_I |                            |                          |                            |       | 2.1                                                                                 |  |  |
| PCI_OD Type Buffer                                            | PCI_OD                   |                            |                          |                            |       | These buffers are not not 5V tolerant buffers and they are not backdrive protected. |  |  |
|                                                               |                          |                            | PECI T                   | ype Buffe                  | r     |                                                                                     |  |  |
| V <sub>REF</sub> Buffer                                       |                          |                            |                          |                            |       | Connects to CPU Voltage pin<br>(Processor dependent)                                |  |  |
| PECI Bus Voltage                                              | V <sub>BUS</sub>         | 0.95                       |                          | 1.26                       | V     |                                                                                     |  |  |
| Input current                                                 | IDC                      |                            |                          | 100                        | μA    |                                                                                     |  |  |
| Input Low Current                                             | ILEAK                    | -10                        |                          | +10                        | μA    | This buffer is not 5V tolerant<br>This buffer is not backdrive protected.           |  |  |
| PECI_I Buffer                                                 |                          |                            |                          |                            |       | All input and output voltages are a function of VREF buffer input.                  |  |  |
| Input voltage range                                           | VIn                      | -0.3                       |                          | V <sub>REF</sub> +<br>0.3  | V     |                                                                                     |  |  |
| Low Input Level                                               | VIL                      |                            |                          | 0.275×<br>V <sub>REF</sub> | V     |                                                                                     |  |  |
| High Input Level                                              | VIH                      | 0.725×<br>V <sub>REF</sub> |                          |                            | V     | This buffer is not 5V tolerant<br>This buffer is not backdrive protected.           |  |  |
| PECI_IO                                                       |                          |                            |                          |                            |       | All input and output voltages are a function of VREF buffer input.                  |  |  |
| Input voltage range                                           | VIn                      | -0.3                       |                          | V <sub>REF</sub> +<br>0.3  | V     | See PECI Specification.                                                             |  |  |
| Hysteresis                                                    | VHYS                     | 0.1 ×<br>V <sub>REF</sub>  | 0.2×<br>V <sub>REF</sub> |                            | V     |                                                                                     |  |  |
| Low Input Level                                               | VIL                      |                            |                          | 0.275×<br>V <sub>REF</sub> | V     |                                                                                     |  |  |
| High Input Level                                              | VIH                      | 0.725×<br>V <sub>REF</sub> |                          |                            | V     |                                                                                     |  |  |
| Low Output Level                                              | VOL                      |                            |                          | 0.25×<br>V <sub>REF</sub>  | V     | 0.5mA < IOL < 1mA                                                                   |  |  |
| High Output Level                                             | VOH                      | 0.75×<br>V <sub>REF</sub>  |                          |                            | V     | IOH = -6mA                                                                          |  |  |
| Tolerance                                                     |                          |                            |                          | 3.63                       | V     | This buffer is not 5V tolerant<br>This buffer is not backdrive protected.           |  |  |

# TABLE 37-4: DC ELECTRICAL CHARACTERISTICS (CONTINUED)

# **TABLE 37-4:DC ELECTRICAL CHARACTERISTICS** (CONTINUED)

| Parameter          | Symbol                                                                                                                                                                                                                   | MIN                    | TYP | MAX | Units | Comments        |  |  |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-------|-----------------|--|--|--|--|
| Crystal oscillator |                                                                                                                                                                                                                          |                        |     |     |       |                 |  |  |  |  |
| XTAL1 (OCLK)       | XTAL1 (OCLK) The MEC1322 crystal oscillator design requires a 32.768 KHz parallel resonant crystal with<br>load caps in the range 4-18pF. Refer to "Application Note PCB Layout Guide for MEC1322" for more information. |                        |     |     |       |                 |  |  |  |  |
| XTAL2 (ICLK)       |                                                                                                                                                                                                                          |                        |     |     |       |                 |  |  |  |  |
| Low Input Level    | V <sub>ILI</sub>                                                                                                                                                                                                         | V <sub>ILI</sub> 0.4 V |     |     |       |                 |  |  |  |  |
| High Input Level   | V <sub>ILH</sub>                                                                                                                                                                                                         | 2.0                    |     |     | V     | VIN = 0 to VCC1 |  |  |  |  |

## 37.2.4.1 Pin Leakage

Leakage characteristics for all pins is shown in the following table:

# TABLE 37-5: PIN LEAKAGE

 $(TA = 0^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter       | Symbol          | MIN | ТҮР | MAX  | Units | Comments       |
|-----------------|-----------------|-----|-----|------|-------|----------------|
| Leakage Current | I <sub>IL</sub> |     |     | +/-2 | μA    | VIN=0V to VCC1 |

# 37.2.4.2 Backdrive Protection

All signal pins are Backdrive Protected except those listed in the Pin Configuration chapter as non-backdrive protected.

#### TABLE 37-6:BACKDRIVE PROTECTION

 $(TA = 0^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter     | Symbol | MIN | ТҮР | MAX | Units | Comments          |
|---------------|--------|-----|-----|-----|-------|-------------------|
| Input Leakage | IIL    | -2  |     | +2  | μA    | VIN=3.47V@VCC1=0V |

# 37.2.5 ADC ELECTRICAL CHARACTERISTICS

# TABLE 37-7: ADC CHARACTERISTICS

| Parameter                       | MIN   | ТҮР | MAX   | Units      |
|---------------------------------|-------|-----|-------|------------|
| Analog Supply Voltage, AVCC     | 3.135 | 3.3 | 3.465 | V          |
| Resolution                      | _     | -   | 10    | Bits       |
| Accuracy                        | -     | 1   | -     | LSB        |
| Differential Non Linearity, DNL | -1    | -   | +1    | LSB        |
| Integral Non Linearity, INL     | -1.5  | -   | +1.5  | LSB        |
| Gain Error, Egain               | -2    | -   | 2     | LSB        |
| Offset Error, EOFFSET           | -2    | -   | 2     | LSB        |
| Conversion Time                 | _     | -   | 12    | µs/channel |
| Input Impedance                 | 3     | —   | -     | MΩ         |

**Note:** The AVCC power supply accuracy is shown as 3.3V +/- 5%.

# 37.3 Thermal Characteristics

#### TABLE 37-8: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                                                                                                             | Symbol | Min.            | Typical     | Max. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|-------------|------|------|
| Consumer Temperature Devices                                                                                                                                                                                       |        |                 |             |      |      |
| Operating Junction Temperature Range                                                                                                                                                                               | TJ     | _               | —           | +125 | °C   |
| Operating Ambient Temperature Range - Commercial                                                                                                                                                                   | TA     | 0               | —           | +70  | °C   |
| Operating Ambient Temperature Range - Industrial                                                                                                                                                                   | TA     | -40             | —           | +85  | °C   |
| Power Dissipation:<br>Internal Chip Power Dissipation:<br>PINT = Vcc1 x lvcc1 from Table 37-10<br>(e.g., 3.45V x 9.75mA = 33.64mW)<br>I/O Pin Power Dissipation:<br>I/O = S (({Vcc1 - VoH} x IOH) + S (VOL x IOL)) | PD     |                 | Pint + Pi/c | )    | W    |
| Maximum Allowed Power Dissipation                                                                                                                                                                                  | PDMAX  | (TJ – TΑ)/θJΑ Μ |             |      | W    |

# TABLE 37-9: THERMAL PACKAGING CHARACTERISTICS

| Characteristics                                                                                                                                                            | Symbol | Typical | Max. | Unit | Notes |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|------|------|-------|--|
| Package Thermal Resistance, 128-pin VTQFP                                                                                                                                  | θJA    | 51.0    |      | °C/W | 1     |  |
|                                                                                                                                                                            | θJC    | 25.0    | _    | °C/W | 1     |  |
| Package Thermal Resistance, 132-pin DQFN                                                                                                                                   | θJA    | 28.0    |      | °C/W | 1     |  |
|                                                                                                                                                                            | θJC    | 5.0     | _    | °C/W | 1     |  |
| Package Thermal Resistance, 144-pin WFBGA                                                                                                                                  | θJA    | 50.0    | -    | °C/W | 1     |  |
|                                                                                                                                                                            | θJC    | 17.0    |      | °C/W | 1     |  |
| <b>Note 1:</b> Junction to ambient thermal resistance, Theta-JA (θJA) and Junction to case thermal resistance, Theta-JC (θJC) numbers are achieved by package simulations. |        |         |      |      |       |  |

# **37.4** Power Consumption

# TABLE 37-10: VCC1 SUPPLY CURRENT, I\_VCC1

| VCC2 | VCC1 | System<br>State | 48 MHz<br>Ring<br>Oscillator<br>Frequency | Typical<br>(3.3V,<br>25 <sup>0</sup> C) | Max<br>(3.465V,<br>70 <sup>0</sup> C) | Max<br>(3.465V,<br>85 <sup>0</sup> C) | Units | Comments                       |
|------|------|-----------------|-------------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------|-------|--------------------------------|
| On   | On   | S0              | 48MHz                                     | 8.50                                    | 9.75                                  | 10.25                                 | mA    | FULL ON, 48MHz, LPC Clock ON   |
| On   | On   | S0              | 12MHz                                     | 6.00                                    | 8.00                                  | 8.50                                  | mA    | FULL ON, 12MHz, LPC Clock ON   |
| On   | On   | S0              | 3MHz                                      | 5.50                                    | 7.00                                  | 7.50                                  | mA    | FULL ON, 3MHz, LPC Clock ON    |
| On   | On   | S0              | 1MHz                                      | 5.00                                    | 6.50                                  | 7.00                                  | mA    | FULL ON, 1MHz, LPC Clock ON    |
| On   | On   | S0              | 12MHz                                     | 3.00                                    | 3.70                                  | 4.25                                  | mA    | Heavy Sleep 1, LPC Clock ON    |
| On   | On   | S0              | Off                                       | 0.80                                    | 1.50                                  | 2.10                                  | mA    | Heavy Sleep 2, LPC Clock ON    |
| On   | On   | S0              | Off                                       | 0.50                                    | 1.25                                  | 1.85                                  | mA    | Heavy Sleep 3, LPC Clock ON    |
| Off  | On   | S5              | 48MHz                                     | 7.75                                    | 9.25                                  | 9.75                                  | mA    | FULL ON (48MHz), LPC Clock Off |

| VCC2 | VCC1 | System<br>State | 48 MHz<br>Ring<br>Oscillator<br>Frequency | Typical<br>(3.3V,<br>25 <sup>0</sup> C) | Max<br>(3.465V,<br>70 <sup>0</sup> C) | Max<br>(3.465V,<br>85 <sup>0</sup> C) | Units | Comments                                    |
|------|------|-----------------|-------------------------------------------|-----------------------------------------|---------------------------------------|---------------------------------------|-------|---------------------------------------------|
| Off  | On   | S5              | 12MHz                                     | 5.25                                    | 7.00                                  | 7.50                                  | mA    | FULL ON (12MHz), LPC Clock Off              |
| Off  | On   | S5              | 3MHz                                      | 4.75                                    | 6.25                                  | 6.75                                  | mA    | FULL ON (3MHz), LPC Clock Off               |
| Off  | On   | S5              | 1MHz                                      | 4.50                                    | 6.00                                  | 6.50                                  | mA    | FULL ON (1MHz), LPC Clock Off               |
| Off  | On   | S5              | 12MHz                                     | 2.00                                    | 2.75                                  | 3.25                                  | mA    | Heavy Sleep 1, LPC Clock Off<br>(Note 37-1) |
| Off  | On   | S5              | Off                                       | 0.65                                    | 1.25                                  | 1.65                                  | mA    | Heavy Sleep 2, LPC Clock Off<br>(Note 37-1) |
| Off  | On   | S5              | Off                                       | 0.33                                    | 0.95                                  | 1.55                                  | mA    | Heavy Sleep 3, LPC Clock Off<br>(Note 37-1) |
| Off  | On   | S5              | Off                                       | 0.30                                    | 0.90                                  | 1.50                                  | mA    | Deepest Sleep, LPC Clock Off<br>(Note 37-1) |

# TABLE 37-10: VCC1 SUPPLY CURRENT, I\_VCC1 (CONTINUED)

**Note:** FULL ON is defined as follows: The processor is not sleeping, the Core regulator and the Ring Oscillator remain powered, and at least one block is not sleeping.

**Note 37-1** The sleep states are defined in the System Sleep Control Register in the Power, Clocks and Resets Chapter. See Table 3-10, "System Sleep Control Bit Encoding," on page 61.

# TABLE 37-11: VBAT SUPPLY CURRENT, I\_VBAT (VBAT=3.0V)

| VCC2 | VCC1 | System<br>State | 48 MHz<br>Ring<br>Oscillator<br>Frequency | Typical<br>(3.0V,<br>25 <sup>0</sup> C) | Max<br>(3.0V,<br>70 <sup>0</sup> C) | Max<br>(3.0V,<br>85 <sup>0</sup> C) | Units | Comments                          |
|------|------|-----------------|-------------------------------------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------|-----------------------------------|
| Off  | Off  | S5              | Off                                       | 2.50                                    | 6.50                                | 9.00                                | uA    | 32kHz crystal oscillator          |
| Off  | Off  | S5              | Off                                       | 2.00                                    | 6.00                                | 8.50                                | uA    | External 32kHz clock on XTAL2 pin |

# TABLE 37-12: VBAT SUPPLY CURRENT, I\_VBAT (VBAT=3.3V)

| VCC2 | VCC1 | System<br>State | 48 MHz<br>Ring<br>Oscillator<br>Frequency | Typical<br>(3.3V,<br>25 <sup>0</sup> C) | Max<br>(3.3V,<br>70 <sup>0</sup> C) | Max<br>(3.3V,<br>85 <sup>0</sup> C) | Units | Comments                          |
|------|------|-----------------|-------------------------------------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------|-----------------------------------|
| Off  | Off  | S5              | Off                                       | 2.75                                    | 6.75                                | 9.25                                | uA    | 32kHz crystal oscillator          |
| Off  | Off  | S5              | Off                                       | 2.50                                    | 6.25                                | 8.75                                | uA    | External 32kHz clock on XTAL2 pin |

# 38.0 TIMING DIAGRAMS

Note: Timing values are preliminary and may change after characterization.

## 38.1 Voltage Thresholds and Power Good Timing

38.1.1 VCC1\_RST# TIMING

### FIGURE 38-1: VCC1\_RST# TIMING



#### TABLE 38-1: VCC1\_RST# TIMING

| Parameters                                                                              | Symbol            | MIN  | TYP | MAX  | Unit | Notes     |
|-----------------------------------------------------------------------------------------|-------------------|------|-----|------|------|-----------|
| VCC1 Threshold for Pin Glitch Protection active                                         | V <sub>TH1</sub>  | 0.9  | 1   | 1.1  | V    |           |
| VCC1 Power Good Threshold                                                               | V <sub>TH2</sub>  | 2.16 | 2.4 | 2.64 | V    |           |
| VCC1 Rise Time (Off to VCC1 =V <sub>Threshold</sub> )                                   | V <sub>Rise</sub> | 200  |     |      | μs   |           |
| VCC1 Fall Time (VCC1 =V <sub>Threshold</sub> ) to Off                                   | V <sub>Fall</sub> | 200  |     |      | μs   |           |
| VCC1 > V <sub>TH2</sub> to VCC1GD (internal) asserted                                   | t1                |      | 600 |      | μs   |           |
| VCC1 < V <sub>TH2</sub> to VCC1GD (internal) deas-<br>serted and VCC1_RST# pin asserted | t2                |      | 100 |      | ns   |           |
| VCC1 > $V_{TH2}$ to VCC1_RST# pin deasserted                                            | t3                |      | 1   |      | ms   | Note 38-1 |

**Note 38-1** The ARM starts executing instructions when EC\_PROC\_ RESET deasserts, which has the same timing as t3.

#### FIGURE 38-2: VCC1\_RST# RISE TIME



#### TABLE 38-2: VCC1\_RST# RISE TIME

|           | Parameters                                                               | Symbol | MIN | ТҮР | MAX  | Units | Notes     |
|-----------|--------------------------------------------------------------------------|--------|-----|-----|------|-------|-----------|
| VCC1_RST# | Rise Time                                                                | t1     |     |     | 2.65 | μs    | Note 38-2 |
| Note 38-2 | This corresponds to the time<br>pin input is sampled. See Se<br>page 53. | . ,    |     |     | •    |       |           |

## 38.1.2 VBAT THRESHOLDS AND VBAT\_POR

### FIGURE 38-3: VBAT THRESHOLDS AND VBAT\_POR



#### TABLE 38-3: VBAT THRESHOLDS AND VBAT\_POR

| Parameters                                               | Symbol            | MIN   | ТҮР  | MAX   | Units | Notes     |
|----------------------------------------------------------|-------------------|-------|------|-------|-------|-----------|
| VBAT Power On Reset Threshold                            | V <sub>TH</sub>   | 1.125 | 1.25 | 1.375 | V     | Note 38-3 |
| VBAT Rise Time (Off to VBAT<br>=V <sub>Threshold</sub> ) | V <sub>Rise</sub> | 100   |      |       | μs    |           |

**Note 38-3** VBAT is monitored on two events: coin cell insertion and VCC1GD assertion. If VBAT is below VTH when VCC1GD is asserted a VBAT\_POR is generated.

## 38.2 Clocking AC Timing Characteristics

### FIGURE 38-4: CLOCK TIMING DIAGRAM



| Clock                     | Parameters                                                                                                                   | Symbol           | MIN                 | TYP    | MAX                 | Units |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|--------|---------------------|-------|
| 48 MHz Ring<br>Oscillator | Start-up accuracy (without 32 kHz present)                                                                                   | f <sub>SU</sub>  | 22                  | -      | 53                  | MHz   |
|                           | Start-up delay from 0 MHz to Start-<br>up accuracy                                                                           | t <sub>SU</sub>  | -                   | -      | 6                   | μs    |
|                           | Operating Frequency (with 32 kHz<br>present after frequency lock to 48<br>MHz)                                               | f <sub>OP</sub>  | 47.04               | 48     | 48.95               | MHz   |
|                           | Adjustment Delay from Start-up<br>accuracy to Operating accuracy<br>(time to attain frequency lock - with<br>32 kHz present) | t <sub>ADJ</sub> | 0.03                | -      | 4<br>(Note 38-4)    | ms    |
|                           | Operating Frequency (with 32 kHz<br>removed after frequency locked to<br>48 MHz)                                             | f <sub>OP</sub>  | 43.2<br>(Note 38-6) | -      | 52.8<br>(Note 38-6) | MHz   |
| SUSCLK                    | Operating Frequency                                                                                                          | -                | -                   | 32.768 | -                   | kHz   |
|                           | Period                                                                                                                       | -                | (Note 38-5)         | 30.52  | (Note 38-5)         | μs    |
|                           | High Time                                                                                                                    | -                | 10                  |        |                     | us    |
|                           | Low Time                                                                                                                     | -                | 10                  |        |                     | us    |
|                           | Fall Time                                                                                                                    | -                | -                   | -      | 1                   | us    |
|                           | Rise Time                                                                                                                    | -                | -                   | -      | 1                   | us    |
| Note 38-4                 | This time only applies if the external 3                                                                                     | 2KHz clock       | innut is availah    | le     |                     |       |

TABLE 38-4: CLOCK TIMING PARAMETERS

**Note 38-4** This time only applies if the external 32KHz clock input is available.

Note 38-5 SUSCLK is required to have an accuracy of +/- 100 ppm.

**Note 38-6** The drift in frequency after frequency lock if the 32kHz clock is removed is determined by varying temperature while voltage is held constant.

# 38.3 GPIO Timings

## FIGURE 38-5: GPIO TIMING



## TABLE 38-5: GPIO TIMING PARAMETERS

| Symbol             | Parameter                  | MIN  | ТҮР | MAX  | Unit | Notes                |
|--------------------|----------------------------|------|-----|------|------|----------------------|
| t <sub>R</sub>     | GPIO Rise Time (push-pull) | 0.54 |     | 1.31 | ns   | Pad type = IO2       |
| t <sub>F</sub>     | GPIO Fall Time             | 0.52 |     | 1.27 | ns   | C <sub>L</sub> =2pF  |
| t <sub>R</sub>     | GPIO Rise Time (push-pull) | 0.58 |     | 1.46 | ns   | Pad type = IO4       |
| t <sub>F</sub>     | GPIO Fall Time             | 0.62 |     | 1.48 | ns   | C <sub>L</sub> =5pF  |
| t <sub>R</sub>     | GPIO Rise Time (push-pull) | 0.80 |     | 2.00 | ns   | Pad type = IO8       |
| t <sub>F</sub>     | GPIO Fall Time             | 0.80 |     | 1.96 | ns   | C <sub>L</sub> =10pF |
| t <sub>R</sub>     | GPIO Rise Time (push-pull) | 1.02 |     | 2.46 | ns   | Pad type = IO12      |
| t <sub>F</sub>     | GPIO Fall Time             | 1.07 |     | 2.51 | ns   | C <sub>L</sub> =20pF |
| t <sub>pulse</sub> | GPIO Pulse Width           | 60   |     |      | ns   |                      |

## 38.4 LPC LCLK Timing

FIGURE 38-6: LPC CLOCK TIMING



#### TABLE 38-6: LPC CLOCK TIMING PARAMETERS

| Name | Description | MIN | TYP | MAX             | Units |
|------|-------------|-----|-----|-----------------|-------|
| t1   | Period      | 30  |     | 57<br>(Note 38- | nsec  |
| t2   | High Time   | 11  |     | 7)              |       |
| t3   | Low Time    |     |     |                 |       |
| t4   | Rise Time   |     |     | 3               |       |
| t5   | Fall Time   |     |     |                 |       |

**Note 38-7** The standard clock frequency supported is 33MHz (max 33.3ns period). Setting the Handshake bit in the Host Interface allows the LPC interface to support a PCI clock rate from 19.2MHz to 33MHz.

### 38.5 LPC RESET# Timing

## FIGURE 38-7: RESET TIMING



#### TABLE 38-7: RESET TIMING PARAMETERS

| Name | Description   | MIN | TYP | MAX | Units |
|------|---------------|-----|-----|-----|-------|
| t1   | LRESET# width | 1   |     |     | ms    |

38.5.1 LPC BUS TIMING

## FIGURE 38-8: OUTPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS



| Name | Description                                | MIN | TYP | MAX | Units |
|------|--------------------------------------------|-----|-----|-----|-------|
| t1   | LCLK to Signal Valid Delay – Bused Signals | 2   |     | 11  | ns    |
| t2   | Float to Active Delay                      |     |     |     |       |
| t3   | Active to Float Delay                      |     |     | 28  |       |

## TABLE 38-8: OUTPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS PARAMETERS

#### 38.5.2 LPC INPUT TIMING

### FIGURE 38-9: INPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS



#### TABLE 38-9: INPUT TIMING MEASUREMENT CONDITIONS, LPC SIGNALS PARAMETERS

| M | Name | Description                               | MIN | ТҮР | МАХ | Units |
|---|------|-------------------------------------------|-----|-----|-----|-------|
|   | t1   | Input Set Up Time to LCLK – Bused Signals | 7   |     |     | ns    |
|   | t2   | Input Hold Time from LCLK                 | 0   |     |     |       |

### 38.5.3 LPC I/O TIMING







#### 38.5.4 SERIAL IRQ TIMING

## FIGURE 38-12: SETUP AND HOLD TIME



## TABLE 38-10: SETUP AND HOLD TIME

| Name | Description                       | MIN | ТҮР | MAX | Units |
|------|-----------------------------------|-----|-----|-----|-------|
| t1   | SER_IRQ Setup Time to LCLK Rising | 7   |     |     | nsec  |
| t2   | SER_IRQ Hold Time to LCLK Rising  | 0   |     |     |       |

## 38.6 Serial Port (UART) Data Timing

#### FIGURE 38-13: SERIAL PORT DATA



#### TABLE 38-11: SERIAL PORT DATA PARAMETERS

| Name | Description               | MIN | TYP                                | MAX | Units |
|------|---------------------------|-----|------------------------------------|-----|-------|
| t1   | Serial Port Data Bit Time |     | t <sub>BR</sub><br>(Note 3<br>8-8) |     | nsec  |

Note 38-8 tBR is 1/Baud Rate. The Baud Rate is programmed through the Baud\_Rate\_Divisor bits located in the Programmable Baud Rate Generator registers. The selectable baud rates are listed in Table 14-7, "UART Baud Rates using Clock Source 1.8432MHz\_Clk" and Table 14-8, "UART Baud Rates using Clock Source 24MHz\_Clk". Some of the baud rates have some percentage of error because the clock does not divide evenly. This error can be determined from the values in these baud rate tables.

## 38.7 PECI Interface

Table 1.1

| Name                    | Description                                                                                                                                                            | MIN            | МАХ                  | Units            | Notes          |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|------------------|----------------|
| t <sub>BIT</sub>        | Bit time (overall time evident on PECI pin)<br>Bit time driven by an originator                                                                                        | 0.495<br>0.495 | 500<br>250           | µsec<br>µsec     | Note 38-9      |
| t <sub>BIT,jitter</sub> | Bit time jitter between adjacent bits in a PECI mes-<br>sage header or data bytes after timing has been<br>negotiated                                                  | -              | -                    | %                |                |
| t <sub>BIT,drift</sub>  | Change in bit time across a PECI address or PECI message bits as driven by the originator. This limit only applies across $t_{BIT-A}$ bit drift and $t_{BIT-M}$ drift. | -              | -                    | %                |                |
| t <sub>H1</sub>         | High level time for logic 1                                                                                                                                            | 0.6            | 0.8                  | t <sub>BIT</sub> | Note 38-<br>10 |
| t <sub>H0</sub>         | High level time for logic 0                                                                                                                                            | 0.2            | 0.4                  | t <sub>BIT</sub> |                |
| t <sub>PECIR</sub>      | Rise time<br>(measured from V <sub>OL</sub> to V <sub>IH,min</sub> , Vtt <sub>(nom)</sub> –5%)                                                                         | -              | 30 +<br>(5 x #nodes) | ns               | Note 38-<br>11 |
| t <sub>PECIF</sub>      | Fall time<br>(measured from V <sub>OH</sub> to V <sub>IL,max</sub> , Vtt <sub>(nom)</sub> +5%)                                                                         | -              | (30 x #nodes)        | ns               | Note 38-<br>11 |

**Note 38-9** The originator must drive a more restrictive time to allow for quantized sampling errors by a client yet still attain the minimum time less than 500 µsec. t<sub>BIT</sub> limits apply equally to t<sub>BIT-A</sub> and t<sub>BIT-M</sub>. The MEC1322 is designed to support 2 MHz, or a 500ns bit time. See the PECI 3.0 specification from Intel Corp. for further details.

**Note 38-10** The minimum and maximum bit times are relative to t<sub>BIT</sub> defined in the Timing Negotiation pulse. See the PECI 3.0 specification from Intel Corp. for further details.

**Note 38-11** "#nodes" is the number of nodes on the PECI bus; host and client nodes are counted as one each. Extended trace lengths may appear as extra nodes. Refer also to Table 23-2, "PECI Routing Guidelines". See the PECI 3.0 specification from Intel Corp. for further details.

# 38.8 8042 Emulation CPU\_Reset Timing

FIGURE 38-14: CPU\_RESET TIMING



### TABLE 38-12: CPU\_RESET TIMING PARAMETERS

| NAME                | DESCRIPTION                 | MIN | TYP | MAX  | UNITS |
|---------------------|-----------------------------|-----|-----|------|-------|
| t <sub>delay</sub>  | Delay prior to active pulse | 14  | 15  | 15.5 | μs    |
| t <sub>active</sub> | Active pulse width          | 6   | 8   | 8.5  | μs    |

Note 38-12 Figure 38-14 and Table 38-12 refer to FIGURE 11-5: CPU\_RESET Implementation Diagram on page 152 in which CPU\_RESET is the inverse of ALT\_RST# & KRESET.

**Note 38-13** The KBRST pin function is the output of CPU\_RESET described in Section 11.11.2, "CPU\_RESET Hardware Speed-Up," on page 151.

# 38.9 Keyboard Scan Matrix Timing

# TABLE 38-13: ACTIVE PRE DRIVE MODE TIMING

| Baramatar            | Symbol                   |       | Units |      |    |
|----------------------|--------------------------|-------|-------|------|----|
| Farameter            | Parameter Symbol MIN TYP |       |       | MAX  |    |
| Active Predrive Mode | t <sub>PREDRIVE</sub>    | 40.87 | 41.7  | 42.5 | ns |

# 38.10 PS/2 Timing



## FIGURE 38-15: PS/2 TRANSMIT TIMING

#### TABLE 38-14: PS/2 CHANNEL TRANSMISSION TIMING PARAMETERS

| Name | Description                                                                                                                                                           | MIN   | ТҮР | МАХ    | Units |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|--------|-------|
| t1   | The PS/2 Channel's CLK and DATA lines are floated following PS2_EN=1 and PS2_T/R=0.                                                                                   |       |     | 1000   | ns    |
| t2   | PS2_T/R bit set to CLK driven low prepar-<br>ing the PS/2 Channel for data transmis-<br>sion.                                                                         |       |     |        |       |
| t3   | CLK line floated to XMIT_IDLE bit de-<br>asserted.                                                                                                                    |       |     | 1.7    |       |
| t4   | Trailing edge of WR to Transmit Register to DATA line driven low.                                                                                                     | 45    |     | 90     |       |
| t5   | Trailing edge of EC WR of Transmit Regis-<br>ter to CLK line floated.                                                                                                 | 90    |     | 130    | ns    |
| t6   | Initiation of Start of Transmit cycle by the PS/2 channel controller to the auxiliary peripheral's responding by latching the Start bit and driving the CLK line low. | 0.002 |     | 25.003 | ms    |
| t7   | Period of CLK                                                                                                                                                         | 60    |     | 302    | μs    |
| t8   | Duration of CLK high (active)                                                                                                                                         | 30    |     | 151    |       |
| t9   | Duration of CLK low (inactive)                                                                                                                                        |       |     |        |       |
| t10  | Duration of Data Frame. Falling edge of<br>Start bit CLK (1st clk) to falling edge of Par-<br>ity bit CLK (10th clk).                                                 |       |     | 2.002  | ms    |

| Name | Description                                                                                                                                                   | MIN | ТҮР | MAX | Units |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| t11  | DATA output by MEC1322 following the falling edge of CLK. The auxiliary peripheral device samples DATA following the rising edge of CLK.                      |     |     | 1.0 | μs    |
| t12  | Rising edge following the 11th falling clock edge to PS_T/R bit driven low.                                                                                   | 3.5 |     | 7.1 | μs    |
| t13  | Trailing edge of PS_T/R to XMIT_IDLE bit asserted.                                                                                                            |     |     | 500 | ns    |
| t14  | DATA released to high-Z following the PS2_T/R bit going low.                                                                                                  |     |     |     |       |
| t15  | XMIT_IDLE bit driven high to interrupt gen-<br>erated.<br>Note1- Interrupt is cleared by writing a 1 to<br>the status bit in the GIRQ17 source regis-<br>ter. |     |     |     |       |
| t17  | Trailing edge of CLK is held low prior to going high-Z                                                                                                        |     |     |     |       |

# TABLE 38-14: PS/2 CHANNEL TRANSMISSION TIMING PARAMETERS (CONTINUED)

## FIGURE 38-16: PS/2 RECEIVE TIMING



| Name | Description                                                                                                           | MIN | ТҮР | MAX   | Units |
|------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-------|-------|
| t1   | The PS/2 Channel's CLK and DATA lines<br>are floated following PS2_EN=1 and<br>PS2_T/R=0.                             |     |     | 1000  | ns    |
| t2   | Period of CLK                                                                                                         | 60  |     | 302   | μs    |
| t3   | Duration of CLK high (active)                                                                                         | 30  |     | 151   |       |
| t4   | Duration of CLK low (inactive)                                                                                        |     |     |       |       |
| t5   | DATA setup time to falling edge of CLK.<br>MEC1322 samples the data line on the fall-<br>ing CLK edge.                | 1   |     |       |       |
| t6   | DATA hold time from falling edge of CLK.<br>MEC1322 samples the data line on the fall-<br>ing CLK edge.               | 2   |     |       |       |
| t7   | Duration of Data Frame. Falling edge of<br>Start bit CLK (1st clk) to falling edge of Par-<br>ity bit CLK (10th clk). |     |     | 2.002 | ms    |
| t8   | Falling edge of 11th CLK to RDATA_RDY asserted.                                                                       |     |     | 1.6   | μs    |
| t9   | Trailing edge of the EC's RD signal of the Receive Register to RDATA_RDY bit de-<br>asserted.                         |     |     | 500   | ns    |
| t10  | Trailing edge of the EC's RD signal of the Receive Register to the CLK line released to high-Z.                       |     |     |       |       |
| t11  | PS2_CLK is "Low" and PS2_DATA is "Hi-<br>Z" when PS2_EN is de-asserted.                                               |     |     | ]     |       |
| t12  | RDATA_RDY asserted an interrupt is gen-<br>erated.                                                                    |     |     |       |       |

## TABLE 38-15: PS/2 CHANNEL RECEIVE TIMING DIAGRAM PARAMETERS

# 38.11 PWM Timing

## FIGURE 38-17: PWM OUTPUT TIMING



#### TABLE 38-16: PWM TIMING PARAMETERS

| Name           | Description | MIN    | ТҮР | MAX     | Units |
|----------------|-------------|--------|-----|---------|-------|
| t1             | Period      | 42ns   |     | 23.3sec |       |
| t <sub>f</sub> | Frequency   | 0.04Hz |     | 24MHz   |       |
| t2             | High Time   | 0      |     | 11.65   | sec   |
| t3             | Low Time    | 0      |     | 11.65   | sec   |
| t <sub>d</sub> | Duty cycle  | 0      |     | 100     | %     |

# 38.12 Fan Tachometer Timing

### FIGURE 38-18: FAN TACHOMETER INPUT TIMING



#### TABLE 38-17: FAN TACHOMETER INPUT TIMING PARAMETERS

| Name | Description     | MIN | TYP | MAX | Units |
|------|-----------------|-----|-----|-----|-------|
| t1   | Pulse Time      | 100 |     |     | µsec  |
| t2   | Pulse High Time | 20  |     |     |       |
| t3   | Pulse Low Time  | 20  |     |     |       |

**Note:** t<sub>TACH</sub> is the clock used for the tachometer counter. It is 30.52 \* prescaler, where the prescaler is programmed in the Fan Tachometer Timebase Prescaler register.

# 38.13 Blinking/Breathing PWM Timing

## FIGURE 38-19: BLINKING/BREATHING PWM OUTPUT TIMING



#### TABLE 38-18: BLINKING/BREATHING PWM TIMING PARAMETERS, BLINKING MODE

| Name           | Description | MIN     | ТҮР | MAX   | Units |
|----------------|-------------|---------|-----|-------|-------|
| t1             | Period      | 7.8ms   |     | 32sec |       |
| t <sub>f</sub> | Frequency   | 0.03125 |     | 128   | Hz    |
| t2             | High Time   | 0       |     | 16    | sec   |
| t3             | Low Time    | 0       |     | 16    | sec   |
| t <sub>d</sub> | Duty cycle  | 0       |     | 100   | %     |

#### TABLE 38-19: BLINKING/BREATHING PWM TIMING PARAMETERS, GENERAL PURPOSE

| Name           | Description | MIN    | TYP | MAX      | Units |
|----------------|-------------|--------|-----|----------|-------|
| t1             | Period      | 5.3us  |     | 21.8ms   |       |
| t <sub>f</sub> | Frequency   | 45.8Hz |     | 187.5kHz |       |
| t2             | High Time   | 0      |     | 10.9     | ms    |
| t3             | Low Time    | 0      |     | 10.9     | ms    |
| t <sub>d</sub> | Duty cycle  | 0      |     | 100      | %     |

# 38.14 I<sup>2</sup>C/SMBus Timing

# FIGURE 38-20: I<sup>2</sup>C/SMBUS TIMING



# TABLE 38-20: I<sup>2</sup>C/SMBUS TIMING PARAMETERS

| Symbol              | Parameter                   | Standard- Fast-<br>Mode Mode |      |      |      |      | Units |     |
|---------------------|-----------------------------|------------------------------|------|------|------|------|-------|-----|
|                     |                             | MIN.                         | MAX. | MIN. | MAX. | MIN. | MAX.  |     |
| f <sub>SCL</sub>    | SCL Clock Frequency         |                              | 100  |      | 400  |      | 1000  | kHz |
| t <sub>BUF</sub>    | Bus Free Time               | 4.7                          |      | 1.3  |      | 0.5  |       | μs  |
| t <sub>SU;STA</sub> | START Condition Set-Up Time | 4.7                          |      | 0.6  |      | 0.26 |       | μs  |
| t <sub>HD;STA</sub> | START Condition Hold Time   | 4.0                          |      | 0.6  |      | 0.26 |       | μs  |
| t <sub>LOW</sub>    | SCL LOW Time                | 4.7                          |      | 1.3  |      | 0.5  |       | μs  |
| t <sub>HIGH</sub>   | SCL HIGH Time               | 4.0                          |      | 0.6  |      | 0.26 |       | μs  |
| t <sub>R</sub>      | SCL and SDA Rise Time       |                              | 1.0  |      | 0.3  |      | 0.12  | μs  |
| t <sub>F</sub>      | SCL and SDA Fall Time       |                              | 0.3  |      | 0.3  |      | 0.12  | μs  |
| t <sub>SU;DAT</sub> | Data Set-Up Time            | 0.25                         |      | 0.1  |      | 0.05 |       | μs  |
| t <sub>HD;DAT</sub> | Data Hold Time              | 0                            |      | 0    |      | 0    |       | μs  |
| t <sub>su;sто</sub> | STOP Condition Set-Up Time  | 4.0                          |      | 0.6  |      | 0.26 |       | μs  |

# 38.15 BC-Link Master Interrupt Timing





# 38.16 BC-Link Master Timing





### FIGURE 38-23: BC-LINK WRITE TIMING



TABLE 38-21: BC-LINK MASTER TIMING DIAGRAM PARAMETERS

| Name                                                                            | Description                                                      | MIN  | TYP   | MAX                                     | Units |
|---------------------------------------------------------------------------------|------------------------------------------------------------------|------|-------|-----------------------------------------|-------|
| t <sub>c</sub> (High Speed)                                                     | t <sub>c</sub> (High Speed) High Spec BC Clock Frequency         |      | 24    | 24.5                                    | MHz   |
|                                                                                 | High Spec BC Clock Period                                        | 40.8 | 41.67 | 42.5                                    | ns    |
| t <sub>os</sub>                                                                 | BC-Link Master DATA output setup time before rising edge of CLK. |      |       | t <sub>c</sub> -t <sub>OH-</sub><br>MAX | nsec  |
| t <sub>он</sub>                                                                 | BC-Link Master Data hold time after falling edge of CLK          |      |       | 10                                      | nsec  |
| t <sub>IS</sub> BC-Link Master DATA input setup time before rising edge of CLK. |                                                                  | 15   |       |                                         | nsec  |
| t <sub>IH</sub>                                                                 | BC-Link Master DATA input hold time after rising edge of CLK.    | 0    |       |                                         | nsec  |

Note 1: The BC-Link Master DATA input (t<sub>IH</sub> in Table 38-21) must be stable before next rising edge of CLK.

2: The BC-Link Clock frequency is limited by the application usage model (see BC-Link Master Section 31.5, Signal Description). The BC-Link Clock frequency is controlled by the BC-Link Clock Select Register. The tc(High Speed) parameter implies both BC-link master and companion devices are located on the same circuit board and a high speed clock setting is possible.

**Note:** The timing budget equation is as follows for data from BC-Link slave to master: Tc > TOD(master-clk) + Tprop(clk) +TOD(slave) + Tprop(slave data) + TIS(master).

# 38.17 Serial Peripheral Interface (SPI) Timings

## FIGURE 38-24: SPI CLOCK TIMING



### TABLE 38-22: SPI CLOCK TIMING PARAMETERS

| NAME  | DESCRIPTION                                                       | MIN                    | ТҮР                    | MAX                    | UNITS |
|-------|-------------------------------------------------------------------|------------------------|------------------------|------------------------|-------|
| Tr    | SPI Clock Rise Time. Measured from 10% to 90%.                    |                        |                        | 10% of SPCLK<br>Period | ns    |
| Tf    | SPI Clock Fall Time. Measured from 90% to 10%.                    |                        |                        | 10% of SPCLK<br>Period | ns    |
| Th/Tl | SPI Clock High Time/SPI Clock Low Time                            | 40% of SPCLK<br>Period | 50% of SPCLK<br>Period | 60% of SPCLK<br>Period | ns    |
| Тр    | SPI Clock Period – As selected<br>by SPI Clock Generator Register | 20.8 (Note 38-<br>14)  |                        | 62492.25               | ns    |

**Note 38-14** This timing value applies when the 48MHz ring oscillator is at its 48MHz operating frequency (with 32 kHz present after frequency lock to 48MHz).

FIGURE 38-25: SPI SETUP AND HOLD TIMES, CLKPOL=0, TCLKPH=0, RCLKPH=0



#### FIGURE 38-26: SPI SETUP AND HOLD TIMES, CLKPOL=0, TCLKPH=0, RCLKPH=1



| NAME | DESCRIPTION        | MIN | TYP | MAX | UNITS |
|------|--------------------|-----|-----|-----|-------|
| T1   | Data Output Delay  |     |     | 5   | ns    |
| T2   | Data IN Setup Time | 10  |     |     | ns    |
| Т3   | Data IN Hold Time  | 0   |     |     | ns    |

#### 38.17.1 SPI INTERFACE TIMINGS

The following timing diagrams represent a single-byte transfer over the SPI interface using different SPCLK phase settings. Data bits are transmitted in bit order starting with the MSB (LSBF='0') or the LSB (LSBF='1'). See the SPI Control Register for information on the LSBF bit. The CS signal in each diagram is a generic bit-controlled chip select signal required by most peripheral devices. This signal and additional chip selects can be GPIO controlled. Note that these timings for Full Duplex Mode are also applicable to Half Duplex (or Bi-directional) mode.

FIGURE 38-27: INTERFACE TIMING, FULL DUPLEX MODE (TCLKPH = 0, RCLKPH = 0)



In this mode, data is available immediately when a device is selected and is sampled on the first and following odd SPCLK edges by the master and slave.





In this mode, the master requires an initial SPCLK edge before data is available. The data from slave is available immediately when the slave device is selected. The data is sampled on the first and following odd edges by the master. The data is sampled on the second and following even SPCLK edges by the slave.

#### FIGURE 38-29: SPI INTERFACE TIMING, FULL DUPLEX MODE (TCLKPH = 0, RCLKPH = 1)



In this mode, the data from slave is available immediately when the slave device is selected. The slave device requires an initial SPCLK edge before data is available. The data is sampled on the second and following even SPCLK edges by the master. The data is sampled on the first and following odd edges by the slave.

#### FIGURE 38-30: SPI INTERFACE TIMING - FULL DUPLEX MODE (TCLKPH = 1, RCLKPH = 1)



In this mode, the master and slave require an initial SPCLK edge before data is available. Data is sampled on the second and following even SPCLK edges by the master and slave.

# 38.18 Serial Debug Port Timing

FIGURE 38-31: SERIAL DEBUG PORT TIMING PARAMETERS



| TABLE 38-24: | SERIAL DEBUG PORT INTERFACE TIMING PARAMETERS |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

| Name               | Description                                          | MIN TYP MAX                      |  | Units                 |      |
|--------------------|------------------------------------------------------|----------------------------------|--|-----------------------|------|
| f <sub>clk</sub>   | TFDP Clock frequency (Note 38-15)                    | 6 - 24                           |  | MHz                   |      |
| t <sub>P</sub>     | TFDP Clock Period.                                   | 1/fclk                           |  | μs                    |      |
| t <sub>OD</sub>    | TFDP Data output delay after falling edge of MSCLK.  |                                  |  | 5                     | nsec |
| t <sub>OH</sub>    | TFDP Data hold time after falling edge of TFDP Clock | t <sub>P</sub> - t <sub>OD</sub> |  |                       | nsec |
| t <sub>CLK-L</sub> | TFDP Clock Low Time                                  | t <sub>P</sub> /2 - 3            |  | t <sub>P</sub> /2 + 3 | nsec |
| t <sub>CLK-H</sub> | TFDP Clock high Time (see Note 38-15)                | t <sub>P</sub> /2 - 3            |  | t <sub>P</sub> /2 + 3 | nsec |

**Note 38-15** When the clock divider for the embedded controller is an odd number value greater than 2h, then  $t_{CLK-L} = t_{CLK-H} + 15$  ns. When the clock divider for the embedded controller is 0h, 1h, or an even number value greater than 2h, then  $t_{CLK-L} = t_{CLK-H}$ .

## 38.19 JTAG Interface Timing

FIGURE 38-32: JTAG POWER-UP & ASYNCHRONOUS RESET TIMING



### FIGURE 38-33: JTAG SETUP & HOLD PARAMETERS



#### TABLE 38-25: JTAG INTERFACE TIMING PARAMETERS

| Name             | Description                                           | MIN                      | TYP | MAX | Units |
|------------------|-------------------------------------------------------|--------------------------|-----|-----|-------|
| t <sub>su</sub>  | JTAG_RST# de-assertion after VCC1 power is<br>applied | 5                        |     |     | ms    |
| t <sub>pw</sub>  | JTAG_RST# assertion pulse width                       | 500                      |     |     | nsec  |
| f <sub>clk</sub> | JTAG_CLK frequency (see note)                         |                          |     | 48  | MHz   |
| t <sub>OD</sub>  | TDO output delay after falling edge of TCLK.          | 5                        |     | 10  | nsec  |
| t <sub>OH</sub>  | TDO hold time after falling edge of TCLK              | 1 TCLK - t <sub>OD</sub> |     |     | nsec  |
| t <sub>IS</sub>  | TDI setup time before rising edge of TCLK.            | 5                        |     |     | nsec  |
| t <sub>IH</sub>  | TDI hold time after rising edge of TCLK.              | 5                        |     |     | nsec  |

**Note:** f<sub>clk</sub> is the maximum frequency to access a JTAG Register.

# 39.0 MEMORY MAP

| Address<br>(Hex) | HW Block Instance<br>Name     | HW Block<br>Instance No. | Reg. Bank Name      | Reg. Instance Name     |
|------------------|-------------------------------|--------------------------|---------------------|------------------------|
| 0                | 32K ROM                       | 0                        | 32K ROM             | 32K ROM                |
| 100000           | 128K SRAM                     | 0                        | 128K SRAM           | 128K SRAM              |
| 40000400         | Watchdog Timer Inter-<br>face | 0                        | WDT Registers       | WDT Load Register      |
| 40000404         | Watchdog Timer Inter-<br>face | 0                        | WDT Registers       | WDT Control Register   |
| 40000408         | Watchdog Timer Inter-<br>face | 0                        | WDT Registers       | WDT Kick Register      |
| 4000040C         | Watchdog Timer Inter-<br>face | 0                        | WDT Registers       | WDT Count Register     |
| 40000C00         | Basic Timer                   | 0                        | Basic_Timer_EC_Only | Timer Count            |
| 40000C04         | Basic Timer                   | 0                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000C08         | Basic Timer                   | 0                        | Basic_Timer_EC_Only | Timer Status           |
| 40000C0C         | Basic Timer                   | 0                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000C10         | Basic Timer                   | 0                        | Basic_Timer_EC_Only | Timer Control          |
| 40000C20         | Basic Timer                   | 1                        | Basic_Timer_EC_Only | Timer Count            |
| 40000C24         | Basic Timer                   | 1                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000C28         | Basic Timer                   | 1                        | Basic_Timer_EC_Only | Timer Status           |
| 40000C2C         | Basic Timer                   | 1                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000C30         | Basic Timer                   | 1                        | Basic_Timer_EC_Only | Timer Control          |
| 40000C40         | Basic Timer                   | 2                        | Basic_Timer_EC_Only | Timer Count            |
| 40000C44         | Basic Timer                   | 2                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000C48         | Basic Timer                   | 2                        | Basic_Timer_EC_Only | Timer Status           |
| 40000C4C         | Basic Timer                   | 2                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000C50         | Basic Timer                   | 2                        | Basic_Timer_EC_Only | Timer Control          |
| 40000C60         | Basic Timer                   | 3                        | Basic_Timer_EC_Only | Timer Count            |
| 40000C64         | Basic Timer                   | 3                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000C68         | Basic Timer                   | 3                        | Basic_Timer_EC_Only | Timer Status           |
| 40000C6C         | Basic Timer                   | 3                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000C70         | Basic Timer                   | 3                        | Basic_Timer_EC_Only | Timer Control          |
| 40000C80         | Basic Timer                   | 4                        | Basic_Timer_EC_Only | Timer Count            |
| 40000C84         | Basic Timer                   | 4                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000C88         | Basic Timer                   | 4                        | Basic_Timer_EC_Only | Timer Status           |
| 40000C8C         | Basic Timer                   | 4                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000C90         | Basic Timer                   | 4                        | Basic_Timer_EC_Only | Timer Control          |
| 40000CA0         | Basic Timer                   | 5                        | Basic_Timer_EC_Only | Timer Count            |
| 40000CA4         | Basic Timer                   | 5                        | Basic_Timer_EC_Only | Timer Preload          |
| 40000CA8         | Basic Timer                   | 5                        | Basic_Timer_EC_Only | Timer Status           |
| 40000CAC         | Basic Timer                   | 5                        | Basic_Timer_EC_Only | Timer Interrupt Enable |
| 40000CB0         | Basic Timer                   | 5                        | Basic_Timer_EC_Only | Timer Control          |
| 40001800         | SMB Device Interface          | 0                        | SMB_EC_Only         | Status Register        |
| 40001800         | SMB Device Interface          | 0                        | SMB_EC_Only         | Control Register       |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                       |
|------------------|---------------------------|--------------------------|----------------|------------------------------------------|
| 40001801         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001804         | SMB Device Interface      | 0                        | SMB_EC_Only    | Own Address Register                     |
| 40001806         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001808         | SMB Device Interface      | 0                        | SMB_EC_Only    | Data                                     |
| 40001809         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 4000180C         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Master Command<br>Register         |
| 40001810         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Slave Command<br>Register          |
| 40001814         | SMB Device Interface      | 0                        | SMB_EC_Only    | PEC Register                             |
| 40001815         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001818         | SMB Device Interface      | 0                        | SMB_EC_Only    | DATA_TIMING2                             |
| 40001819         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001820         | SMB Device Interface      | 0                        | SMB_EC_Only    | Completion Register                      |
| 40001824         | SMB Device Interface      | 0                        | SMB_EC_Only    | Idle Scaling Register                    |
| 40001828         | SMB Device Interface      | 0                        | SMB_EC_Only    | Configuration Register                   |
| 4000182C         | SMB Device Interface      | 0                        | SMB_EC_Only    | Bus Clock Register                       |
| 4000182E         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001830         | SMB Device Interface      | 0                        | SMB_EC_Only    | Block ID Register                        |
| 40001831         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001834         | SMB Device Interface      | 0                        | SMB_EC_Only    | Revision Register                        |
| 40001835         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001838         | SMB Device Interface      | 0                        | SMB_EC_Only    | Bit-Bang Control Register                |
| 40001839         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 4000183C         | SMB Device Interface      | 0                        | SMB_EC_Only    | Clock Sync                               |
| 40001840         | SMB Device Interface      | 0                        | SMB_EC_Only    | Data Timing Register                     |
| 40001844         | SMB Device Interface      | 0                        | SMB_EC_Only    | Time-Out Scaling Register                |
| 40001848         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Slave Transmit<br>Buffer Register  |
| 40001849         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 4000184C         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Slave Receive Buf-<br>fer Register |
| 4000184D         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001850         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Master Transmit<br>Bufer Register  |
| 40001851         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40001854         | SMB Device Interface      | 0                        | SMB_EC_Only    | SMBus Master Receive<br>Buffer Register  |
| 40001855         | SMB Device Interface      | 0                        | SMB_EC_Only    | Reserved                                 |
| 40002400         | DMA                       | 0                        | DMA Main       | DMA Main Control Register                |
| 40002401         | DMA                       | 0                        | DMA Main       | DMA Reserved                             |
| 40002404         | DMA                       | 0                        | DMA Main       | DMA Data Register                        |
| 40002410         | DMA                       | 0                        | DMA_CH0        | DMA Activate Register                    |
| 40002414         | DMA                       | 0                        | DMA_CH0        | DMA Memory Start<br>Address Register     |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                   |
|------------------|---------------------------|--------------------------|----------------|--------------------------------------|
| 40002418         | DMA                       | 0                        | DMA_CH0        | DMA Memory End Address<br>Register   |
| 4000241C         | DMA                       | 0                        | DMA_CH0        | AHB Address Register                 |
| 40002420         | DMA                       | 0                        | DMA_CH0        | DMA Control Register                 |
| 40002424         | DMA                       | 0                        | DMA_CH0        | DMA Channel Interrupt<br>Status      |
| 40002428         | DMA                       | 0                        | DMA_CH0        | DMA Channel Interrupt<br>Enable      |
| 4000242C         | DMA                       | 0                        | DMA_CH0        | DMA Test Register                    |
| 40002430         | DMA                       | 0                        | DMA_CH1        | DMA Activate Register                |
| 40002434         | DMA                       | 0                        | DMA_CH1        | DMA Memory Start<br>Address Register |
| 40002438         | DMA                       | 0                        | DMA_CH1        | DMA Memory End Address<br>Register   |
| 4000243C         | DMA                       | 0                        | DMA_CH1        | AHB Address Register                 |
| 40002440         | DMA                       | 0                        | DMA_CH1        | DMA Control Register                 |
| 40002444         | DMA                       | 0                        | DMA_CH1        | DMA Channel Interrupt<br>Status      |
| 40002448         | DMA                       | 0                        | DMA_CH1        | DMA Channel Interrupt<br>Enable      |
| 4000244C         | DMA                       | 0                        | DMA_CH1        | DMA Test Register                    |
| 40002450         | DMA                       | 0                        | DMA_CH2        | DMA Activate Register                |
| 40002454         | DMA                       | 0                        | DMA_CH2        | DMA Memory Start<br>Address Register |
| 40002458         | DMA                       | 0                        | DMA_CH2        | DMA Memory End Address<br>Register   |
| 4000245C         | DMA                       | 0                        | DMA_CH2        | AHB Address Register                 |
| 40002460         | DMA                       | 0                        | DMA_CH2        | DMA Control Register                 |
| 40002464         | DMA                       | 0                        | DMA_CH2        | DMA Channel Interrupt<br>Status      |
| 40002468         | DMA                       | 0                        | DMA_CH2        | DMA Channel Interrupt<br>Enable      |
| 4000246C         | DMA                       | 0                        | DMA_CH2        | DMA Test Register                    |
| 40002470         | DMA                       | 0                        | DMA_CH3        | DMA Activate Register                |
| 40002474         | DMA                       | 0                        | DMA_CH3        | DMA Memory Start<br>Address Register |
| 40002478         | DMA                       | 0                        | DMA_CH3        | DMA Memory End Address<br>Register   |
| 4000247C         | DMA                       | 0                        | DMA_CH3        | AHB Address Register                 |
| 40002480         | DMA                       | 0                        | DMA_CH3        | DMA Control Register                 |
| 40002484         | DMA                       | 0                        | DMA_CH3        | DMA Channel Interrupt<br>Status      |
| 40002488         | DMA                       | 0                        | DMA_CH3        | DMA Channel Interrupt<br>Enable      |
| 4000248C         | DMA                       | 0                        | DMA_CH3        | DMA Test Register                    |
| 40002490         | DMA                       | 0                        | DMA_CH4        | DMA Activate Register                |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                   |  |
|------------------|---------------------------|--------------------------|----------------|--------------------------------------|--|
| 40002494         | DMA                       | 0                        | DMA_CH4        | DMA Memory Start<br>Address Register |  |
| 40002498         | DMA                       | 0                        | DMA_CH4        | DMA Memory End Address<br>Register   |  |
| 4000249C         | DMA                       | 0                        | DMA_CH4        | AHB Address Register                 |  |
| 400024A0         | DMA                       | 0                        | DMA_CH4        | DMA Control Register                 |  |
| 400024A4         | DMA                       | 0                        | DMA_CH4        | DMA Channel Interrupt<br>Status      |  |
| 400024A8         | DMA                       | 0                        | DMA_CH4        | DMA Channel Interrupt<br>Enable      |  |
| 400024AC         | DMA                       | 0                        | DMA_CH4        | DMA Test Register                    |  |
| 400024B0         | DMA                       | 0                        | DMA_CH5        | DMA Activate Register                |  |
| 400024B4         | DMA                       | 0                        | DMA_CH5        | DMA Memory Start<br>Address Register |  |
| 400024B8         | DMA                       | 0                        | DMA_CH5        | DMA Memory End Address<br>Register   |  |
| 400024BC         | DMA                       | 0                        | DMA_CH5        | AHB Address Register                 |  |
| 400024C0         | DMA                       | 0                        | DMA_CH5        | DMA Control Register                 |  |
| 400024C4         | DMA                       | 0                        | DMA_CH5        | DMA Channel Interrupt<br>Status      |  |
| 400024C8         | DMA                       | 0                        | DMA_CH5        | DMA Channel Interrupt<br>Enable      |  |
| 400024CC         | DMA                       | 0                        | DMA_CH5        | DMA Test Register                    |  |
| 400024D0         | DMA                       | 0                        | DMA_CH6        | DMA Activate Register                |  |
| 400024D4         | DMA                       | 0                        | DMA_CH6        | DMA Memory Start<br>Address Register |  |
| 400024D8         | DMA                       | 0                        | DMA_CH6        | DMA Memory End Address<br>Register   |  |
| 400024DC         | DMA                       | 0                        | DMA_CH6        | AHB Address Register                 |  |
| 400024E0         | DMA                       | 0                        | DMA_CH6        | DMA Control Register                 |  |
| 400024E4         | DMA                       | 0                        | DMA_CH6        | DMA Channel Interrupt<br>Status      |  |
| 400024E8         | DMA                       | 0                        | DMA_CH6        | DMA Channel Interrupt<br>Enable      |  |
| 400024EC         | DMA                       | 0                        | DMA_CH6        | DMA Test Register                    |  |
| 400024F0         | DMA                       | 0                        | DMA_CH7        | DMA Activate Register                |  |
| 400024F4         | DMA                       | 0                        | DMA_CH7        | DMA Memory Start<br>Address Register |  |
| 400024F8         | DMA                       | 0                        | DMA_CH7        | DMA Memory End Address<br>Register   |  |
| 400024FC         | DMA                       | 0                        | DMA_CH7        | AHB Address Register                 |  |
| 40002500         | DMA                       | 0                        | DMA_CH7        | DMA Control Register                 |  |
| 40002504         | DMA                       | 0                        | DMA_CH7        | DMA Channel Interrupt<br>Status      |  |
| 40002508         | DMA                       | 0                        | DMA_CH7        | DMA Channel Interrupt<br>Enable      |  |
| 4000250C         | DMA                       | 0                        | DMA_CH7        | DMA Test Register                    |  |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                   |  |
|------------------|---------------------------|--------------------------|----------------|--------------------------------------|--|
| 40002510         | DMA                       | 0                        | DMA_CH8        | DMA Activate Register                |  |
| 40002514         | DMA                       | 0                        | DMA_CH8        | DMA Memory Start<br>Address Register |  |
| 40002518         | DMA                       | 0                        | DMA_CH8        | DMA Memory End Address<br>Register   |  |
| 4000251C         | DMA                       | 0                        | DMA_CH8        | AHB Address Register                 |  |
| 40002520         | DMA                       | 0                        | DMA_CH8        | DMA Control Register                 |  |
| 40002524         | DMA                       | 0                        | DMA_CH8        | DMA Channel Interrupt<br>Status      |  |
| 40002528         | DMA                       | 0                        | DMA_CH8        | DMA Channel Interrupt<br>Enable      |  |
| 4000252C         | DMA                       | 0                        | DMA_CH8        | DMA Test Register                    |  |
| 40002530         | DMA                       | 0                        | DMA_CH9        | DMA Activate Register                |  |
| 40002534         | DMA                       | 0                        | DMA_CH9        | DMA Memory Start<br>Address Register |  |
| 40002538         | DMA                       | 0                        | DMA_CH9        | DMA Memory End Address<br>Register   |  |
| 4000253C         | DMA                       | 0                        | DMA_CH9        | AHB Address Register                 |  |
| 40002540         | DMA                       | 0                        | DMA_CH9        | DMA Control Register                 |  |
| 40002544         | DMA                       | 0                        | DMA_CH9        | DMA Channel Interrupt<br>Status      |  |
| 40002548         | DMA                       | 0                        | DMA_CH9        | DMA Channel Interrupt<br>Enable      |  |
| 4000254C         | DMA                       | 0                        | DMA_CH9        | DMA Test Register                    |  |
| 40002550         | DMA                       | 0                        | DMA_CH10       | DMA Activate Register                |  |
| 40002554         | DMA                       | 0                        | DMA_CH10       | DMA Memory Start<br>Address Register |  |
| 40002558         | DMA                       | 0                        | DMA_CH10       | DMA Memory End Address<br>Register   |  |
| 4000255C         | DMA                       | 0                        | DMA_CH10       | AHB Address Register                 |  |
| 40002560         | DMA                       | 0                        | DMA_CH10       | DMA Control Register                 |  |
| 40002564         | DMA                       | 0                        | DMA_CH10       | DMA Channel Interrupt<br>Status      |  |
| 40002568         | DMA                       | 0                        | DMA_CH10       | DMA Channel Interrupt<br>Enable      |  |
| 4000256C         | DMA                       | 0                        | DMA_CH10       | DMA Test Register                    |  |
| 40002570         | DMA                       | 0                        | DMA_CH11       | DMA Activate Register                |  |
| 40002574         | DMA                       | 0                        | DMA_CH11       | DMA Memory Start<br>Address Register |  |
| 40002578         | DMA                       | 0                        | DMA_CH11       | DMA Memory End Address<br>Register   |  |
| 4000257C         | DMA                       | 0                        | DMA_CH11       | AHB Address Register                 |  |
| 40002580         | DMA                       | 0                        | DMA_CH11       | DMA Control Register                 |  |
| 40002584         | DMA                       | 0                        | DMA_CH11       | DMA Channel Interrupt<br>Status      |  |
| 40002588         | DMA                       | 0                        | DMA_CH11       | DMA Channel Interrupt<br>Enable      |  |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                  |  |
|------------------|---------------------------|--------------------------|----------------|-------------------------------------|--|
| 4000258C         | DMA                       | 0                        | DMA_CH11       | DMA Test Register                   |  |
| 40005800         | PWM                       | 0                        | PWM_EC_Only    | PWM Counter ON Time<br>Register     |  |
| 40005804         | PWM                       | 0                        | PWM_EC_Only    | PWM Counter OFF Time<br>Register    |  |
| 40005808         | PWM                       | 0                        | PWM_EC_Only    | PWM Configuration Regis-<br>ter     |  |
| 4000580C         | PWM                       | 0                        | PWM_EC_Only    | Reserved                            |  |
| 40005810         | PWM                       | 1                        | PWM_EC_Only    | PWM Counter ON Time<br>Register     |  |
| 40005814         | PWM                       | 1                        | PWM_EC_Only    | PWM Counter OFF Time<br>Register    |  |
| 40005818         | PWM                       | 1                        | PWM_EC_Only    | PWM Configuration Regis-<br>ter     |  |
| 4000581C         | PWM                       | 1                        | PWM_EC_Only    | Reserved                            |  |
| 40005820         | PWM                       | 2                        | PWM_EC_Only    | PWM Counter ON Time<br>Register     |  |
| 40005824         | PWM                       | 2                        | PWM_EC_Only    | PWM Counter OFF Time<br>Register    |  |
| 40005828         | PWM                       | 2                        | PWM_EC_Only    | PWM Configuration Regis-<br>ter     |  |
| 4000582C         | PWM                       | 2                        | PWM_EC_Only    | Reserved                            |  |
| 40005830         | PWM                       | 3                        | PWM_EC_Only    | PWM Counter ON Time<br>Register     |  |
| 40005834         | PWM                       | 3                        | PWM_EC_Only    | PWM Counter OFF Time<br>Register    |  |
| 40005838         | PWM                       | 3                        | PWM_EC_Only    | PWM Configuration Regis-<br>ter     |  |
| 4000583C         | PWM                       | 3                        | PWM_EC_Only    | Reserved                            |  |
| 40006000         | TACH                      | 0                        | TACH_EC_ONLY   | TACH Control Register               |  |
| 40006004         | TACH                      | 0                        | TACH_EC_ONLY   | TACH Status Register                |  |
| 40006008         | TACH                      | 0                        | TACH_EC_ONLY   | TACH High Limit Register            |  |
| 4000600C         | TACH                      | 0                        | TACH_EC_ONLY   | TACH Low Limit Register             |  |
| 40006010         | TACH                      | 1                        | TACH_EC_ONLY   | TACH Control Register               |  |
| 40006014         | TACH                      | 1                        | TACH_EC_ONLY   | TACH Status Register                |  |
| 40006018         | TACH                      | 1                        | TACH_EC_ONLY   | TACH High Limit Register            |  |
| 4000601C         | TACH                      | 1                        | TACH_EC_ONLY   | TACH Low Limit Register             |  |
| 40006400         | PECI                      | 0                        | PECI_EC_Only   | PECI Write Data Register            |  |
| 40006404         | PECI                      | 0                        | PECI_EC_Only   | PECI Read Data Register             |  |
| 40006408         | PECI                      | 0                        | PECI_EC_Only   | PECI Control Register               |  |
| 4000640C         | PECI                      | 0                        | PECI_EC_Only   | PECI Status 1 Register              |  |
| 40006410         | PECI                      | 0                        | PECI_EC_Only   | PECI Status 2 Register              |  |
| 40006414         | PECI                      | 0                        | PECI_EC_Only   | PECI Error Register                 |  |
| 40006418         | PECI                      | 0                        | PECI_EC_Only   | PECI Interrupt Enable 1<br>Register |  |
| 4000641C         | PECI                      | 0                        | PECI_EC_Only   | PECI Interrupt Enable 2<br>Register |  |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                            |  |
|------------------|---------------------------|--------------------------|----------------|-----------------------------------------------|--|
| 40006420         | PECI                      | 0                        | PECI_EC_Only   | PECI Optimal Bit Time<br>(Low Byte) Register  |  |
| 40006424         | PECI                      | 0                        | PECI_EC_Only   | PECI Optimal Bit Time<br>(High Byte) Register |  |
| 40006428         | PECI                      | 0                        | PECI_EC_Only   | PECI Request Timer (Low<br>Byte) Register     |  |
| 4000642C         | PECI                      | 0                        | PECI_EC_Only   | PECI Request Timer (High<br>Byte) Register    |  |
| 40006430         | PECI                      | 0                        | PECI_EC_Only   | PECI Reserved                                 |  |
| 40006440         | PECI                      | 0                        | PECI_EC_Only   | PECI Block ID Register                        |  |
| 40006444         | PECI                      | 0                        | PECI_EC_Only   | Block Revision                                |  |
| 40007C00         | ADC                       | 0                        | ADC Registers  | ADC Control Register                          |  |
| 40007C04         | ADC                       | 0                        | ADC Registers  | ADC Delay Register                            |  |
| 40007C08         | ADC                       | 0                        | ADC Registers  | ADC Status Register                           |  |
| 40007C0C         | ADC                       | 0                        | ADC Registers  | ADC Single Register                           |  |
| 40007C10         | ADC                       | 0                        | ADC Registers  | ADC Repeat Register                           |  |
| 40007C14         | ADC                       | 0                        | ADC Registers  | ADC Channel 0 Reading<br>Registers            |  |
| 40007C18         | ADC                       | 0                        | ADC Registers  | ADC Channel 1 Reading<br>Registers            |  |
| 40007C1C         | ADC                       | 0                        | ADC Registers  | ADC Channel 2 Reading<br>Registers            |  |
| 40007C20         | ADC                       | 0                        | ADC Registers  | ADC Channel 3 Reading<br>Registers            |  |
| 40007C24         | ADC                       | 0                        | ADC Registers  | ADC Channel 4 Reading<br>Registers            |  |
| 40007C54         | ADC                       | 0                        | ADC Registers  | ADC Test Register                             |  |
| 40007C58         | ADC                       | 0                        | ADC Registers  | ADC Test Register                             |  |
| 40007C78         | ADC                       | 0                        | ADC Registers  | ADC Test Register                             |  |
| 40007C7C         | ADC                       | 0                        | ADC Registers  | ADC Configuration Regis-<br>ter               |  |
| 40008C00         | Trace FIFO Debug Port     | 0                        | TFDP           | Data                                          |  |
| 40008C04         | Trace FIFO Debug Port     | 0                        | TFDP           | Control                                       |  |
| 40009000         | PS/2                      | 0                        | Registers      | PS/2 Transmit Buffer Reg-<br>ister            |  |
| 40009000         | PS/2                      | 0                        | Registers      | PS/2 Receive Buffer Regis-<br>ter             |  |
| 40009004         | PS/2                      | 0                        | Registers      | PS/2 Control Register                         |  |
| 40009008         | PS/2                      | 0                        | Registers      | PS/2 Status Register                          |  |
| 40009040         | PS/2                      | 1                        | Registers      | PS/2 Transmit Buffer Reg-<br>ister            |  |
| 40009040         | PS/2                      | 1                        | Registers      | PS/2 Receive Buffer Regis-<br>ter             |  |
| 40009044         | PS/2                      | 1                        | Registers      | PS/2 Control Register                         |  |
| 40009048         | PS/2                      | 1                        | Registers      | PS/2 Status Register                          |  |
| 40009080         | PS/2                      | 2                        | Registers      | PS/2 Receive Buffer Regis-<br>ter             |  |

| Address<br>(Hex) | HW Block Instance<br>Name       | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                      |
|------------------|---------------------------------|--------------------------|----------------|-----------------------------------------|
| 40009080         | PS/2                            | 2                        | Registers      | PS/2 Transmit Buffer Reg-<br>ister      |
| 40009084         | PS/2                            | 2                        | Registers      | PS/2 Control Register                   |
| 40009088         | PS/2                            | 2                        | Registers      | PS/2 Status Register                    |
| 400090C0         | PS/2                            | 3                        | Registers      | PS/2 Transmit Buffer Reg-<br>ister      |
| 400090C0         | PS/2                            | 3                        | Registers      | PS/2 Receive Buffer Regis-<br>ter       |
| 400090C4         | PS/2                            | 3                        | Registers      | PS/2 Control Register                   |
| 400090C8         | PS/2                            | 3                        | Registers      | PS/2 Status Register                    |
| 40009400         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI Enable Register                     |
| 40009404         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI Control Register                    |
| 40009408         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI Status Register                     |
| 4000940C         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI TX_Data Register                    |
| 40009410         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI RX_Data Register                    |
| 40009414         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI Clock Control Register              |
| 40009418         | EC GP-SPI                       | 0                        | GP-SPI_EC_Only | SPI Clock Generator Reg-<br>ister       |
| 40009480         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI Enable Register                     |
| 40009484         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI Control Register                    |
| 40009488         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI Status Register                     |
| 4000948C         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI TX_Data Register                    |
| 40009490         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI RX_Data Register                    |
| 40009494         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI Clock Control Register              |
| 40009498         | EC GP-SPI                       | 1                        | GP-SPI_EC_Only | SPI Clock Generator Reg-<br>ister       |
| 40009800         | Hibernation Timer               | 0                        | Registers      | HTimer x Preload Register               |
| 40009804         | Hibernation Timer               | 0                        | Registers      | Hibernation Timer x Control<br>Register |
| 40009808         | Hibernation Timer               | 0                        | Registers      | Hibernation Timer x Count<br>Register   |
| 40009C00         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | Reserved                                |
| 40009C04         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | KSO Select Register                     |
| 40009C08         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | KSI Input Register                      |
| 40009C0C         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | KSI Status Register                     |
| 40009C10         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | KSI Interrupt Enable Regis-<br>ter      |
| 40009C14         | Keyboard Matrix Scan<br>Support | 0                        | Registers      | Keyscan Extended Control<br>Register    |
| 4000A000         | RPM Fan Control                 | 0                        | RPM_FAN        | Fan Setting                             |
| 4000A001         | RPM Fan Control                 | 0                        | RPM_FAN        | PWM Divide                              |
| 4000A002         | RPM Fan Control                 | 0                        | RPM_FAN        | Fan Configuration 1                     |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name   | Reg. Instance Name                        |
|------------------|---------------------------|--------------------------|------------------|-------------------------------------------|
| 4000A003         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Configuration 2                       |
| 4000A004         | RPM Fan Control           | 0                        | RPM_FAN          | MCHP Reserved                             |
| 4000A005         | RPM Fan Control           | 0                        | RPM_FAN          | Gain                                      |
| 4000A006         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Spin Up Configuration                 |
| 4000A007         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Step                                  |
| 4000A008         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Minimum Drive                         |
| 4000A009         | RPM Fan Control           | 0                        | RPM_FAN          | Valid Tach Count                          |
| 4000A00A         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Drive Fail Band Low<br>Byte           |
| 4000A00B         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Drive Fail Band High<br>Byte          |
| 4000A00C         | RPM Fan Control           | 0                        | RPM_FAN          | Tach Target Low Byte                      |
| 4000A00D         | RPM Fan Control           | 0                        | RPM_FAN          | Tach Target High Byte                     |
| 4000A00E         | RPM Fan Control           | 0                        | RPM_FAN          | Tach Reading Low Byte                     |
| 4000A00F         | RPM Fan Control           | 0                        | RPM_FAN          | Tach Reading High Byte                    |
| 4000A010         | RPM Fan Control           | 0                        | RPM_FAN          | PWM Driver Base Fre-<br>quency            |
| 4000A011         | RPM Fan Control           | 0                        | RPM_FAN          | Fan Status                                |
| 4000A012         | RPM Fan Control           | 0                        | RPM_FAN          | Reserved                                  |
| 4000A014         | RPM Fan Control           | 0                        | RPM_FAN          | RPM Fan Test                              |
| 4000A015         | RPM Fan Control           | 0                        | RPM_FAN          | RPM Fan Test1                             |
| 4000A016         | RPM Fan Control           | 0                        | RPM_FAN          | RPM Fan Test2                             |
| 4000A017         | RPM Fan Control           | 0                        | RPM_FAN          | RPM Fan Test3                             |
| 4000A400         | VBAT Registers            | 0                        | VBAT_EC_REG_BANK | Power-Fail and Reset Sta-<br>tus Register |
| 4000A404         | VBAT Registers            | 0                        | VBAT_EC_REG_BANK | Control                                   |
| 4000A800         | VBAT Powered RAM          | 0                        | Registers        | VBAT Backed Memory                        |
| 4000AC00         | SMB Device Interface      | 1                        | SMB_EC_Only      | Control Register                          |
| 4000AC00         | SMB Device Interface      | 1                        | SMB_EC_Only      | Status Register                           |
| 4000AC01         | SMB Device Interface      | 1                        | SMB_EC_Only      | Reserved                                  |
| 4000AC04         | SMB Device Interface      | 1                        | SMB_EC_Only      | Own Address Register                      |
| 4000AC06         | SMB Device Interface      | 1                        | SMB_EC_Only      | Reserved                                  |
| 4000AC08         | SMB Device Interface      | 1                        | SMB_EC_Only      | Data                                      |
| 4000AC09         | SMB Device Interface      | 1                        | SMB_EC_Only      | Reserved                                  |
| 4000AC0C         | SMB Device Interface      | 1                        | SMB_EC_Only      | SMBus Master Command<br>Register          |
| 4000AC10         | SMB Device Interface      | 1                        | SMB_EC_Only      | SMBus Slave Command<br>Register           |
| 4000AC14         | SMB Device Interface      | 1                        | SMB_EC_Only      | PEC Register                              |
| 4000AC15         | SMB Device Interface      | 1                        | SMB_EC_Only      | Reserved                                  |
| 4000AC18         | SMB Device Interface      | 1                        | SMB_EC_Only      | DATA_TIMING2                              |
| 4000AC19         | SMB Device Interface      | 1                        | SMB_EC_Only      | Reserved                                  |
| 4000AC20         | SMB Device Interface      | 1                        | SMB_EC_Only      | Completion Register                       |
| 4000AC24         | SMB Device Interface      | 1                        | SMB_EC_Only      | Idle Scaling Register                     |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                       |
|------------------|---------------------------|--------------------------|----------------|------------------------------------------|
| 4000AC28         | SMB Device Interface      | 1                        | SMB_EC_Only    | Configuration Register                   |
| 4000AC2C         | SMB Device Interface      | 1                        | SMB_EC_Only    | Bus Clock Register                       |
| 4000AC2E         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC30         | SMB Device Interface      | 1                        | SMB_EC_Only    | Block ID Register                        |
| 4000AC31         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC34         | SMB Device Interface      | 1                        | SMB_EC_Only    | Revision Register                        |
| 4000AC35         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC38         | SMB Device Interface      | 1                        | SMB_EC_Only    | Bit-Bang Control Register                |
| 4000AC39         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC3C         | SMB Device Interface      | 1                        | SMB_EC_Only    | Clock Sync                               |
| 4000AC40         | SMB Device Interface      | 1                        | SMB_EC_Only    | Data Timing Register                     |
| 4000AC44         | SMB Device Interface      | 1                        | SMB_EC_Only    | Time-Out Scaling Register                |
| 4000AC48         | SMB Device Interface      | 1                        | SMB_EC_Only    | SMBus Slave Transmit<br>Buffer Register  |
| 4000AC49         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC4C         | SMB Device Interface      | 1                        | SMB_EC_Only    | SMBus Slave Receive Buf-<br>fer Register |
| 4000AC4D         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC50         | SMB Device Interface      | 1                        | SMB_EC_Only    | SMBus Master Transmit<br>Bufer Register  |
| 4000AC51         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000AC54         | SMB Device Interface      | 1                        | SMB_EC_Only    | SMBus Master Receive<br>Buffer Register  |
| 4000AC55         | SMB Device Interface      | 1                        | SMB_EC_Only    | Reserved                                 |
| 4000B000         | SMB Device Interface      | 2                        | SMB_EC_Only    | Control Register                         |
| 4000B000         | SMB Device Interface      | 2                        | SMB_EC_Only    | Status Register                          |
| 4000B001         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B004         | SMB Device Interface      | 2                        | SMB_EC_Only    | Own Address Register                     |
| 4000B006         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B008         | SMB Device Interface      | 2                        | SMB_EC_Only    | Data                                     |
| 4000B009         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B00C         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Master Command<br>Register         |
| 4000B010         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Slave Command<br>Register          |
| 4000B014         | SMB Device Interface      | 2                        | SMB_EC_Only    | PEC Register                             |
| 4000B015         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B018         | SMB Device Interface      | 2                        | SMB_EC_Only    | DATA_TIMING2                             |
| 4000B019         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B020         | SMB Device Interface      | 2                        | SMB_EC_Only    | Completion Register                      |
| 4000B024         | SMB Device Interface      | 2                        | SMB_EC_Only    | Idle Scaling Register                    |
| 4000B028         | SMB Device Interface      | 2                        | SMB_EC_Only    | Configuration Register                   |
| 4000B02C         | SMB Device Interface      | 2                        | SMB_EC_Only    | Bus Clock Register                       |
| 4000B02E         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                       |
|------------------|---------------------------|--------------------------|----------------|------------------------------------------|
| 4000B030         | SMB Device Interface      | 2                        | SMB_EC_Only    | Block ID Register                        |
| 4000B031         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B034         | SMB Device Interface      | 2                        | SMB_EC_Only    | Revision Register                        |
| 4000B035         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B038         | SMB Device Interface      | 2                        | SMB_EC_Only    | Bit-Bang Control Register                |
| 4000B039         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B03C         | SMB Device Interface      | 2                        | SMB_EC_Only    | Clock Sync                               |
| 4000B040         | SMB Device Interface      | 2                        | SMB_EC_Only    | Data Timing Register                     |
| 4000B044         | SMB Device Interface      | 2                        | SMB_EC_Only    | Time-Out Scaling Register                |
| 4000B048         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Slave Transmit<br>Buffer Register  |
| 4000B049         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B04C         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Slave Receive Buf-<br>fer Register |
| 4000B04D         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B050         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Master Transmit<br>Bufer Register  |
| 4000B051         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B054         | SMB Device Interface      | 2                        | SMB_EC_Only    | SMBus Master Receive<br>Buffer Register  |
| 4000B055         | SMB Device Interface      | 2                        | SMB_EC_Only    | Reserved                                 |
| 4000B400         | SMB Device Interface      | 3                        | SMB_EC_Only    | Control Register                         |
| 4000B400         | SMB Device Interface      | 3                        | SMB_EC_Only    | Status Register                          |
| 4000B401         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B404         | SMB Device Interface      | 3                        | SMB_EC_Only    | Own Address Register                     |
| 4000B406         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B408         | SMB Device Interface      | 3                        | SMB_EC_Only    | Data                                     |
| 4000B409         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B40C         | SMB Device Interface      | 3                        | SMB_EC_Only    | SMBus Master Command<br>Register         |
| 4000B410         | SMB Device Interface      | 3                        | SMB_EC_Only    | SMBus Slave Command<br>Register          |
| 4000B414         | SMB Device Interface      | 3                        | SMB_EC_Only    | PEC Register                             |
| 4000B415         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B418         | SMB Device Interface      | 3                        | SMB_EC_Only    | DATA_TIMING2                             |
| 4000B419         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B420         | SMB Device Interface      | 3                        | SMB_EC_Only    | Completion Register                      |
| 4000B424         | SMB Device Interface      | 3                        | SMB_EC_Only    | Idle Scaling Register                    |
| 4000B428         | SMB Device Interface      | 3                        | SMB_EC_Only    | Configuration Register                   |
| 4000B42C         | SMB Device Interface      | 3                        | SMB_EC_Only    | Bus Clock Register                       |
| 4000B42E         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B430         | SMB Device Interface      | 3                        | SMB_EC_Only    | Block ID Register                        |
| 4000B431         | SMB Device Interface      | 3                        | SMB_EC_Only    | Reserved                                 |
| 4000B434         | SMB Device Interface      | 3                        | SMB_EC_Only    | Revision Register                        |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name    | Reg. Instance Name                       |
|------------------|---------------------------|--------------------------|-------------------|------------------------------------------|
| 4000B435         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B438         | SMB Device Interface      | 3                        | SMB_EC_Only       | Bit-Bang Control Register                |
| 4000B439         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B43C         | SMB Device Interface      | 3                        | SMB_EC_Only       | Clock Sync                               |
| 4000B440         | SMB Device Interface      | 3                        | SMB_EC_Only       | Data Timing Register                     |
| 4000B444         | SMB Device Interface      | 3                        | SMB_EC_Only       | Time-Out Scaling Register                |
| 4000B448         | SMB Device Interface      | 3                        | SMB_EC_Only       | SMBus Slave Transmit<br>Buffer Register  |
| 4000B449         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B44C         | SMB Device Interface      | 3                        | SMB_EC_Only       | SMBus Slave Receive Buf-<br>fer Register |
| 4000B44D         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B450         | SMB Device Interface      | 3                        | SMB_EC_Only       | SMBus Master Transmit<br>Bufer Register  |
| 4000B451         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B454         | SMB Device Interface      | 3                        | SMB_EC_Only       | SMBus Master Receive<br>Buffer Register  |
| 4000B455         | SMB Device Interface      | 3                        | SMB_EC_Only       | Reserved                                 |
| 4000B800         | LED                       | 0                        | EC-Only Registers | LED Configuration                        |
| 4000B804         | LED                       | 0                        | EC-Only Registers | LED Limits                               |
| 4000B808         | LED                       | 0                        | EC-Only Registers | LED Delay                                |
| 4000B80C         | LED                       | 0                        | EC-Only Registers | LED Update Stepsize                      |
| 4000B810         | LED                       | 0                        | EC-Only Registers | LED Update Interval                      |
| 4000B900         | LED                       | 1                        | EC-Only Registers | LED Configuration                        |
| 4000B904         | LED                       | 1                        | EC-Only Registers | LED Limits                               |
| 4000B908         | LED                       | 1                        | EC-Only Registers | LED Delay                                |
| 4000B90C         | LED                       | 1                        | EC-Only Registers | LED Update Stepsize                      |
| 4000B910         | LED                       | 1                        | EC-Only Registers | LED Update Interval                      |
| 4000BA00         | LED                       | 2                        | EC-Only Registers | LED Configuration                        |
| 4000BA04         | LED                       | 2                        | EC-Only Registers | LED Limits                               |
| 4000BA08         | LED                       | 2                        | EC-Only Registers | LED Delay                                |
| 4000BA0C         | LED                       | 2                        | EC-Only Registers | LED Update Stepsize                      |
| 4000BA10         | LED                       | 2                        | EC-Only Registers | LED Update Interval                      |
| 4000BB00         | LED                       | 3                        | EC-Only Registers | LED Configuration                        |
| 4000BB04         | LED                       | 3                        | EC-Only Registers | LED Limits                               |
| 4000BB08         | LED                       | 3                        | EC-Only Registers | LED Delay                                |
| 4000BB0C         | LED                       | 3                        | EC-Only Registers | LED Update Stepsize                      |
| 4000BB10         | LED                       | 3                        | EC-Only Registers | LED Update Interval                      |
| 4000BC00         | BC-Link Master            | 0                        | Registers         | BC-Link Status Register                  |
| 4000BC04         | BC-Link Master            | 0                        | Registers         | BC-Link Address Register                 |
| 4000BC08         | BC-Link Master            | 0                        | Registers         | BC-Link Data Register                    |
| 4000BC0C         | BC-Link Master            | 0                        | Registers         | BC-Link Clock Select Reg-<br>ister       |

| Address<br>(Hex) | HW Block Instance<br>Name         | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                |
|------------------|-----------------------------------|--------------------------|----------------|-----------------------------------|
| 4000C000         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ8 Source Register             |
| 4000C004         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ8 Enable Set Regis-<br>ter    |
| 4000C008         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ8 Result Register             |
| 4000C00C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ8 Enable Clear Reg-<br>ister  |
| 4000C014         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ9 Source Register             |
| 4000C018         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ9 Enable Set Regis-<br>ter    |
| 4000C01C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ9 Result Register             |
| 4000C020         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ9 Enable Clear Reg-<br>ister  |
| 4000C028         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ10 Source Register            |
| 4000C02C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ10 Enable Set Regis-<br>ter   |
| 4000C030         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ10 Result Register            |
| 4000C034         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ10 Enable Clear Reg-<br>ister |
| 4000C03C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ11 Source Register            |
| 4000C040         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ11 Enable Set Regis-<br>ter   |
| 4000C044         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ11 Result Register            |
| 4000C048         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ11 Enable Clear Reg-<br>ister |
| 4000C050         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ12 Source Register            |
| 4000C054         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ12 Enable Set Regis-<br>ter   |
| 4000C058         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ12 Result Register            |
| 4000C05C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ12 Enable Clear Reg-<br>ister |
| 4000C064         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ13 Source Register            |
| 4000C068         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ13 Enable Set Regis-<br>ter   |
| 4000C06C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ13 Result Register            |
| 4000C070         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ13 Enable Clear Reg-<br>ister |
| 4000C078         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ14 Source Register            |

| Address<br>(Hex) | HW Block Instance<br>Name         | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                |
|------------------|-----------------------------------|--------------------------|----------------|-----------------------------------|
| 4000C07C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ14 Enable Set Regis-<br>ter   |
| 4000C080         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ14 Result Register            |
| 4000C084         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ14 Enable Clear Reg-<br>ister |
| 4000C08C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ15 Source Register            |
| 4000C090         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ15 Enable Set Regis-<br>ter   |
| 4000C094         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ15 Result Register            |
| 4000C098         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ15 Enable Clear Reg-<br>ister |
| 4000C0A0         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ16 Source Register            |
| 4000C0A4         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ16 Enable Set Regis-<br>ter   |
| 4000C0A8         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ16 Result Register            |
| 4000C0AC         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ16 Enable Clear Reg-<br>ister |
| 4000C0B4         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ17 Source Register            |
| 4000C0B8         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ17 Enable Set Regis-<br>ter   |
| 4000C0BC         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ17 Result Register            |
| 4000C0C0         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ17 Enable Clear Reg-<br>ister |
| 4000C0C8         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ18 Source Register            |
| 4000C0CC         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ18 Enable Set Regis-<br>ter   |
| 4000C0D0         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ18 Result Register            |
| 4000C0D4         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ18 Enable Clear Reg-<br>ister |
| 4000C0DC         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ19 Source Register            |
| 4000C0E0         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ19 Enable Set Regis-<br>ter   |
| 4000C0E4         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ19 Result Register            |
| 4000C0E8         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ19 Enable Clear Reg-<br>ister |
| 4000C0F0         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ20 Source Register            |
| 4000C0F4         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY   | GIRQ20 Enable Set Regis-<br>ter   |

| Address<br>(Hex) | HW Block Instance<br>Name         | HW Block<br>Instance No. | Reg. Bank Name  | Reg. Instance Name                |
|------------------|-----------------------------------|--------------------------|-----------------|-----------------------------------|
| 4000C0F8         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ20 Result Register            |
| 4000C0FC         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ20 Enable Clear Reg-<br>ister |
| 4000C104         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ21 Source Register            |
| 4000C108         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ21 Enable Set Regis-<br>ter   |
| 4000C10C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ21 Result Register            |
| 4000C110         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ21 Enable Clear Reg-<br>ister |
| 4000C118         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ22 Source Register            |
| 4000C11C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ22 Enable Set Regis-<br>ter   |
| 4000C120         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ22 Result Register            |
| 4000C124         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ22 Enable Clear Reg-<br>ister |
| 4000C12C         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ23 Source Register            |
| 4000C130         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ23 Enable Set Regis-<br>ter   |
| 4000C134         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ23 Result Register            |
| 4000C138         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | GIRQ23 Enable Clear Reg-<br>ister |
| 4000C200         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | Block Enable Set Register         |
| 4000C204         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | Block Enable Clear Regis-<br>ter  |
| 4000C208         | EC Interrupt Aggregator<br>(INTS) | 0                        | INTS_EC_ONLY    | Block IRQ Vector Register         |
| 4000FC00         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | Reserved                          |
| 4000FC04         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | MCHP Reserved                     |
| 4000FC08         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | MCHP Reserved                     |
| 4000FC0C         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | MCHP Reserved                     |
| 4000FC10         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | MCHP Reserved                     |
| 4000FC11         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | Reserved                          |
| 4000FC14         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | AHB Error Control                 |
| 4000FC15         | EC_REG_BANK                       | 0                        | EC_REG_BANK     | Reserved                          |
| 4000FC18         | EC_REG_BANK                       | 0                        | <br>EC_REG_BANK | Interrupt Control                 |
| 4000FC1C         | EC_REG_BANK                       | 0                        | <br>EC_REG_BANK | ETM Trace Enable                  |
| 4000FC20         | EC_REG_BANK                       | 0                        | <br>EC_REG_BANK | JTAG Enable                       |
| 4000FC24         | EC_REG_BANK                       | 0                        | <br>EC_REG_BANK | MCHP Reserved                     |
| 4000FC28         | EC_REG_BANK                       | 0                        | <br>EC_REG_BANK | WDT Event Count                   |
| 4000FC2C         | EC REG BANK                       | 0                        | EC REG BANK     | MCHP Reserved                     |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                       |
|------------------|---------------------------|--------------------------|----------------|------------------------------------------|
| 4000FC30         | EC_REG_BANK               | 0                        | EC_REG_BANK    | MCHP Reserved                            |
| 4000FC34         | EC_REG_BANK               | 0                        | EC_REG_BANK    | MCHP Reserved                            |
| 4000FC38         | EC_REG_BANK               | 0                        | EC_REG_BANK    | ADC VREF PD                              |
| 4000FC3C         | EC_REG_BANK               | 0                        | EC_REG_BANK    | MCHP Reserved                            |
| 4000FC40         | EC_REG_BANK               | 0                        | EC_REG_BANK    | MCHP Reserved                            |
| 40080000         | JTAG                      | 0                        | JTAG_EC_Only   | JTAG Message OBF                         |
| 40080004         | JTAG                      | 0                        | JTAG_EC_Only   | JTAG Message IBF                         |
| 40080008         | JTAG                      | 0                        | JTAG_EC_Only   | JTAG OBF Status                          |
| 40080009         | JTAG                      | 0                        | JTAG_EC_Only   | JTAG IBF Status                          |
| 4008000C         | JTAG                      | 0                        | JTAG_EC_Only   | JTAG DBG Ctrl                            |
| 40080100         | PCR                       | 0                        | PCR            | Chip Sleep Enable Regis-<br>ter          |
| 40080104         | PCR                       | 0                        | PCR            | Chip Clock Required Reg-<br>ister        |
| 40080108         | PCR                       | 0                        | PCR            | EC Sleep Enables Register                |
| 4008010C         | PCR                       | 0                        | PCR            | EC Clock Required Status<br>Register     |
| 40080110         | PCR                       | 0                        | PCR            | Host Sleep Enables Regis-<br>ter         |
| 40080114         | PCR                       | 0                        | PCR            | Host Clock Required Status<br>Register   |
| 40080118         | PCR                       | 0                        | PCR            | CHIP_PCR_ADDR_SYS-<br>_SLEEP_CTRL_0      |
| 40080120         | PCR                       | 0                        | PCR            | Processor Clock Control                  |
| 40080124         | PCR                       | 0                        | PCR            | EC Sleep Enable 2 Regis-<br>ter          |
| 40080128         | PCR                       | 0                        | PCR            | EC Clock Required 2 Sta-<br>tus Register |
| 4008012C         | PCR                       | 0                        | PCR            | Slow Clock Control                       |
| 40080130         | PCR                       | 0                        | PCR            | Oscillator ID Register                   |
| 40080134         | PCR                       | 0                        | PCR            | Reserved                                 |
| 40080138         | PCR                       | 0                        | PCR            | Chip Reset Enable                        |
| 4008013C         | PCR                       | 0                        | PCR            | Host Reset Enable                        |
| 40080140         | PCR                       | 0                        | PCR            | EC Reset Enable                          |
| 40080144         | PCR                       | 0                        | PCR            | EC Reset Enable 2                        |
| 40080148         | PCR                       | 0                        | PCR            | PCR Clock Reset Control                  |
| 40081000         | GPIO                      | 0                        | GPIO Registers | GPIO000 Pin Control                      |
| 40081004         | GPIO                      | 0                        | GPIO Registers | GPIO001 Pin Control                      |
| 40081008         | GPIO                      | 0                        | GPIO Registers | GPIO002 Pin Control                      |
| 4008100C         | GPIO                      | 0                        | GPIO Registers | GPIO003 Pin Control                      |
| 40081010         | GPIO                      | 0                        | GPIO Registers | GPIO004 Pin Control                      |
| 40081014         | GPIO                      | 0                        | GPIO Registers | GPIO005 Pin Control                      |
| 40081018         | GPIO                      | 0                        | GPIO Registers | GPIO006 Pin Control                      |
| 4008101C         | GPIO                      | 0                        | GPIO Registers | GPIO007 Pin Control                      |
| 40081020         | GPIO                      | 0                        | GPIO Registers | GPIO010 Pin Control                      |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name  |
|------------------|---------------------------|--------------------------|----------------|---------------------|
| 40081024         | GPIO                      | 0                        | GPIO Registers | GPIO011 Pin Control |
| 40081028         | GPIO                      | 0                        | GPIO Registers | GPIO012 Pin Control |
| 4008102C         | GPIO                      | 0                        | GPIO Registers | GPIO013 Pin Control |
| 40081030         | GPIO                      | 0                        | GPIO Registers | GPIO014 Pin Control |
| 40081034         | GPIO                      | 0                        | GPIO Registers | GPIO015 Pin Control |
| 40081038         | GPIO                      | 0                        | GPIO Registers | GPIO016 Pin Control |
| 4008103C         | GPIO                      | 0                        | GPIO Registers | GPIO017 Pin Control |
| 40081040         | GPIO                      | 0                        | GPIO Registers | GPIO020 Pin Control |
| 40081044         | GPIO                      | 0                        | GPIO Registers | GPIO021 Pin Control |
| 40081048         | GPIO                      | 0                        | GPIO Registers | GPIO022 Pin Control |
| 4008104C         | GPIO                      | 0                        | GPIO Registers | GPIO023 Pin Control |
| 40081050         | GPIO                      | 0                        | GPIO Registers | GPIO024 Pin Control |
| 40081054         | GPIO                      | 0                        | GPIO Registers | GPIO025 Pin Control |
| 40081058         | GPIO                      | 0                        | GPIO Registers | GPIO026 Pin Control |
| 4008105C         | GPIO                      | 0                        | GPIO Registers | GPIO027 Pin Control |
| 40081060         | GPIO                      | 0                        | GPIO Registers | GPIO030 Pin Control |
| 40081064         | GPIO                      | 0                        | GPIO Registers | GPIO031 Pin Control |
| 40081068         | GPIO                      | 0                        | GPIO Registers | GPIO032 Pin Control |
| 4008106C         | GPIO                      | 0                        | GPIO Registers | GPIO033 Pin Control |
| 40081070         | GPIO                      | 0                        | GPIO Registers | GPIO034 Pin Control |
| 40081074         | GPIO                      | 0                        | GPIO Registers | GPIO035 Pin Control |
| 40081078         | GPIO                      | 0                        | GPIO Registers | GPIO036 Pin Control |
| 40081080         | GPIO                      | 0                        | GPIO Registers | GPIO040 Pin Control |
| 40081084         | GPIO                      | 0                        | GPIO Registers | GPIO041 Pin Control |
| 40081088         | GPIO                      | 0                        | GPIO Registers | GPIO042 Pin Control |
| 4008108C         | GPIO                      | 0                        | GPIO Registers | GPIO043 Pin Control |
| 40081090         | GPIO                      | 0                        | GPIO Registers | GPIO044 Pin Control |
| 40081094         | GPIO                      | 0                        | GPIO Registers | GPIO045 Pin Control |
| 40081098         | GPIO                      | 0                        | GPIO Registers | GPIO046 Pin Control |
| 4008109C         | GPIO                      | 0                        | GPIO Registers | GPIO047 Pin Control |
| 400810A0         | GPIO                      | 0                        | GPIO Registers | GPIO050 Pin Control |
| 400810A4         | GPIO                      | 0                        | GPIO Registers | GPIO051 Pin Control |
| 400810A8         | GPIO                      | 0                        | GPIO Registers | GPIO052 Pin Control |
| 400810AC         | GPIO                      | 0                        | GPIO Registers | GPIO053 Pin Control |
| 400810B0         | GPIO                      | 0                        | GPIO Registers | GPIO054 Pin Control |
| 400810B4         | GPIO                      | 0                        | GPIO Registers | GPIO055 Pin Control |
| 400810B8         | GPIO                      | 0                        | GPIO Registers | GPIO056 Pin Control |
| 400810BC         | GPIO                      | 0                        | GPIO Registers | GPIO057 Pin Control |
| 400810C0         | GPIO                      | 0                        | GPIO Registers | GPIO060 Pin Control |
| 400810C4         | GPIO                      | 0                        | GPIO Registers | GPIO061 Pin Control |
| 400810C8         | GPIO                      | 0                        | GPIO Registers | GPIO062 Pin Control |
| 400810CC         | GPIO                      | 0                        | GPIO Registers | GPIO063 Pin Control |
| 400810D0         | GPIO                      | 0                        | GPIO Registers | GPIO064 Pin Control |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name  |
|------------------|---------------------------|--------------------------|----------------|---------------------|
| 400810D4         | GPIO                      | 0                        | GPIO Registers | GPIO065 Pin Control |
| 400810D8         | GPIO                      | 0                        | GPIO Registers | GPIO066 Pin Control |
| 400810DC         | GPIO                      | 0                        | GPIO Registers | GPIO067 Pin Control |
| 40081100         | GPIO                      | 0                        | GPIO Registers | GPIO100 Pin Control |
| 40081104         | GPIO                      | 0                        | GPIO Registers | GPIO101 Pin Control |
| 40081108         | GPIO                      | 0                        | GPIO Registers | GPIO102 Pin Control |
| 4008110C         | GPIO                      | 0                        | GPIO Registers | GPIO103 Pin Control |
| 40081110         | GPIO                      | 0                        | GPIO Registers | GPIO104 Pin Control |
| 40081114         | GPIO                      | 0                        | GPIO Registers | GPIO105 Pin Control |
| 40081118         | GPIO                      | 0                        | GPIO Registers | GPIO106 Pin Control |
| 4008111C         | GPIO                      | 0                        | GPIO Registers | GPIO107 Pin Control |
| 40081120         | GPIO                      | 0                        | GPIO Registers | GPIO110 Pin Control |
| 40081124         | GPIO                      | 0                        | GPIO Registers | GPIO111 Pin Control |
| 40081128         | GPIO                      | 0                        | GPIO Registers | GPIO112 Pin Control |
| 4008112C         | GPIO                      | 0                        | GPIO Registers | GPIO113 Pin Control |
| 40081130         | GPIO                      | 0                        | GPIO Registers | GPIO114 Pin Control |
| 40081134         | GPIO                      | 0                        | GPIO Registers | GPIO115 Pin Control |
| 40081138         | GPIO                      | 0                        | GPIO Registers | GPIO116 Pin Control |
| 4008113C         | GPIO                      | 0                        | GPIO Registers | GPIO117 Pin Control |
| 40081140         | GPIO                      | 0                        | GPIO Registers | GPIO120 Pin Control |
| 40081144         | GPIO                      | 0                        | GPIO Registers | GPIO121 Pin Control |
| 40081148         | GPIO                      | 0                        | GPIO Registers | GPIO122 Pin Control |
| 4008114C         | GPIO                      | 0                        | GPIO Registers | GPIO123 Pin Control |
| 40081150         | GPIO                      | 0                        | GPIO Registers | GPIO124 Pin Control |
| 40081154         | GPIO                      | 0                        | GPIO Registers | GPIO125 Pin Control |
| 40081158         | GPIO                      | 0                        | GPIO Registers | GPIO126 Pin Control |
| 4008115C         | GPIO                      | 0                        | GPIO Registers | GPIO127 Pin Control |
| 40081160         | GPIO                      | 0                        | GPIO Registers | GPIO130 Pin Control |
| 40081164         | GPIO                      | 0                        | GPIO Registers | GPIO131 Pin Control |
| 40081168         | GPIO                      | 0                        | GPIO Registers | GPIO132 Pin Control |
| 4008116C         | GPIO                      | 0                        | GPIO Registers | GPIO133 Pin Control |
| 40081170         | GPIO                      | 0                        | GPIO Registers | GPIO134 Pin Control |
| 40081174         | GPIO                      | 0                        | GPIO Registers | GPIO135 Pin Control |
| 40081178         | GPIO                      | 0                        | GPIO Registers | GPIO136 Pin Control |
| 40081180         | GPIO                      | 0                        | GPIO Registers | GPIO140 Pin Control |
| 40081184         | GPIO                      | 0                        | GPIO Registers | GPIO141 Pin Control |
| 40081188         | GPIO                      | 0                        | GPIO Registers | GPIO142 Pin Control |
| 4008118C         | GPIO                      | 0                        | GPIO Registers | GPIO143 Pin Control |
| 40081190         | GPIO                      | 0                        | GPIO Registers | GPIO144 Pin Control |
| 40081194         | GPIO                      | 0                        | GPIO Registers | GPIO145 Pin Control |
| 40081198         | GPIO                      | 0                        | GPIO Registers | GPIO146 Pin Control |
| 4008119C         | GPIO                      | 0                        | GPIO Registers | GPIO147 Pin Control |
| 400811A0         | GPIO                      | 0                        | GPIO Registers | GPIO150 Pin Control |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name    |
|------------------|---------------------------|--------------------------|----------------|-----------------------|
| 400811A4         | GPIO                      | 0                        | GPIO Registers | GPIO151 Pin Control   |
| 400811A8         | GPIO                      | 0                        | GPIO Registers | GPIO152 Pin Control   |
| 400811AC         | GPIO                      | 0                        | GPIO Registers | GPIO153 Pin Control   |
| 400811B0         | GPIO                      | 0                        | GPIO Registers | GPIO154 Pin Control   |
| 400811B4         | GPIO                      | 0                        | GPIO Registers | GPIO155 Pin Control   |
| 400811B8         | GPIO                      | 0                        | GPIO Registers | GPIO156 Pin Control   |
| 400811BC         | GPIO                      | 0                        | GPIO Registers | GPIO157 Pin Control   |
| 400811C0         | GPIO                      | 0                        | GPIO Registers | GPIO160 Pin Control   |
| 400811C4         | GPIO                      | 0                        | GPIO Registers | GPIO161 Pin Control   |
| 400811C8         | GPIO                      | 0                        | GPIO Registers | GPIO162 Pin Control   |
| 400811CC         | GPIO                      | 0                        | GPIO Registers | GPIO163 Pin Control   |
| 400811D0         | GPIO                      | 0                        | GPIO Registers | GPIO164 Pin Control   |
| 400811D4         | GPIO                      | 0                        | GPIO Registers | GPIO165 Pin Control   |
| 40081200         | GPIO                      | 0                        | GPIO Registers | GPIO200 Pin Control   |
| 40081204         | GPIO                      | 0                        | GPIO Registers | GPIO201 Pin Control   |
| 40081208         | GPIO                      | 0                        | GPIO Registers | GPIO202 Pin Control   |
| 4008120C         | GPIO                      | 0                        | GPIO Registers | GPIO203 Pin Control   |
| 40081210         | GPIO                      | 0                        | GPIO Registers | GPIO204 Pin Control   |
| 40081214         | GPIO                      | 0                        | GPIO Registers | Reserved              |
| 40081218         | GPIO                      | 0                        | GPIO Registers | GPIO206 Pin Control   |
| 4008121C         | GPIO                      | 0                        | GPIO Registers | Reserved              |
| 40081220         | GPIO                      | 0                        | GPIO Registers | GPIO210 Pin Control   |
| 40081224         | GPIO                      | 0                        | GPIO Registers | GPIO211 Pin Control   |
| 40081280         | GPIO                      | 0                        | GPIO Registers | Output GPIO[000:036]  |
| 40081284         | GPIO                      | 0                        | GPIO Registers | Output GPIO[040:076]  |
| 40081288         | GPIO                      | 0                        | GPIO Registers | Output GPIO[100:136]  |
| 4008128C         | GPIO                      | 0                        | GPIO Registers | Output GPIO[140:176]  |
| 40081290         | GPIO                      | 0                        | GPIO Registers | Output GPIO[200:236]  |
| 40081300         | GPIO                      | 0                        | GPIO Registers | Input GPIO[000:036]   |
| 40081304         | GPIO                      | 0                        | GPIO Registers | Input GPIO[040:076]   |
| 40081308         | GPIO                      | 0                        | GPIO Registers | Input GPIO[100:136]   |
| 4008130C         | GPIO                      | 0                        | GPIO Registers | Input GPIO[140:176]   |
| 40081310         | GPIO                      | 0                        | GPIO Registers | Input GPIO[200:236]   |
| 40081314         | GPIO                      | 0                        | GPIO Registers | Reserved              |
| 40081500         | GPIO                      | 0                        | GPIO Registers | GPIO000 Pin Control 2 |
| 40081504         | GPIO                      | 0                        | GPIO Registers | GPIO001 Pin Control 2 |
| 40081508         | GPIO                      | 0                        | GPIO Registers | GPIO002 Pin Control 2 |
| 4008150C         | GPIO                      | 0                        | GPIO Registers | GPIO003 Pin Control 2 |
| 40081510         | GPIO                      | 0                        | GPIO Registers | GPIO004 Pin Control 2 |
| 40081514         | GPIO                      | 0                        | GPIO Registers | GPIO005 Pin Control 2 |
| 40081518         | GPIO                      | 0                        | GPIO Registers | GPIO006 Pin Control 2 |
| 4008151C         | GPIO                      | 0                        | GPIO Registers | GPIO007 Pin Control 2 |
| 40081520         | GPIO                      | 0                        | GPIO Registers | GPIO010 Pin Control 2 |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name    |
|------------------|---------------------------|--------------------------|----------------|-----------------------|
| 40081524         | GPIO                      | 0                        | GPIO Registers | GPIO011 Pin Control 2 |
| 40081528         | GPIO                      | 0                        | GPIO Registers | GPIO012 Pin Control 2 |
| 4008152C         | GPIO                      | 0                        | GPIO Registers | GPIO013 Pin Control 2 |
| 40081530         | GPIO                      | 0                        | GPIO Registers | GPIO014 Pin Control 2 |
| 40081534         | GPIO                      | 0                        | GPIO Registers | GPIO015 Pin Control 2 |
| 40081538         | GPIO                      | 0                        | GPIO Registers | GPIO016 Pin Control 2 |
| 4008153C         | GPIO                      | 0                        | GPIO Registers | GPIO017 Pin Control 2 |
| 40081540         | GPIO                      | 0                        | GPIO Registers | GPIO020 Pin Control 2 |
| 40081544         | GPIO                      | 0                        | GPIO Registers | GPIO021 Pin Control 2 |
| 40081548         | GPIO                      | 0                        | GPIO Registers | GPIO022 Pin Control 2 |
| 4008154C         | GPIO                      | 0                        | GPIO Registers | GPIO023 Pin Control 2 |
| 40081550         | GPIO                      | 0                        | GPIO Registers | GPIO024 Pin Control 2 |
| 40081554         | GPIO                      | 0                        | GPIO Registers | GPIO025 Pin Control 2 |
| 40081558         | GPIO                      | 0                        | GPIO Registers | GPIO026 Pin Control 2 |
| 4008155C         | GPIO                      | 0                        | GPIO Registers | GPIO027 Pin Control 2 |
| 40081560         | GPIO                      | 0                        | GPIO Registers | GPIO030 Pin Control 2 |
| 40081564         | GPIO                      | 0                        | GPIO Registers | GPIO031 Pin Control 2 |
| 40081568         | GPIO                      | 0                        | GPIO Registers | GPIO032 Pin Control 2 |
| 4008156C         | GPIO                      | 0                        | GPIO Registers | GPIO033 Pin Control 2 |
| 40081570         | GPIO                      | 0                        | GPIO Registers | GPIO034 Pin Control 2 |
| 40081574         | GPIO                      | 0                        | GPIO Registers | GPIO035 Pin Control 2 |
| 40081578         | GPIO                      | 0                        | GPIO Registers | GPIO036 Pin Control 2 |
| 40081580         | GPIO                      | 0                        | GPIO Registers | GPIO040 Pin Control 2 |
| 40081584         | GPIO                      | 0                        | GPIO Registers | GPIO041 Pin Control 2 |
| 40081588         | GPIO                      | 0                        | GPIO Registers | GPIO042 Pin Control 2 |
| 4008158C         | GPIO                      | 0                        | GPIO Registers | GPIO043 Pin Control 2 |
| 40081590         | GPIO                      | 0                        | GPIO Registers | GPIO044 Pin Control 2 |
| 40081594         | GPIO                      | 0                        | GPIO Registers | GPIO045 Pin Control 2 |
| 40081598         | GPIO                      | 0                        | GPIO Registers | GPIO046 Pin Control 2 |
| 4008159C         | GPIO                      | 0                        | GPIO Registers | GPIO047 Pin Control 2 |
| 400815A0         | GPIO                      | 0                        | GPIO Registers | GPIO050 Pin Control 2 |
| 400815A4         | GPIO                      | 0                        | GPIO Registers | GPIO051 Pin Control 2 |
| 400815A8         | GPIO                      | 0                        | GPIO Registers | GPIO052 Pin Control 2 |
| 400815AC         | GPIO                      | 0                        | GPIO Registers | GPIO053 Pin Control 2 |
| 400815B0         | GPIO                      | 0                        | GPIO Registers | GPIO054 Pin Control 2 |
| 400815B4         | GPIO                      | 0                        | GPIO Registers | GPIO055 Pin Control 2 |
| 400815B8         | GPIO                      | 0                        | GPIO Registers | GPIO056 Pin Control 2 |
| 400815BC         | GPIO                      | 0                        | GPIO Registers | GPIO057 Pin Control 2 |
| 400815C0         | GPIO                      | 0                        | GPIO Registers | GPIO060 Pin Control 2 |
| 400815C4         | GPIO                      | 0                        | GPIO Registers | GPIO061 Pin Control 2 |
| 400815C8         | GPIO                      | 0                        | GPIO Registers | GPIO062 Pin Control 2 |
| 400815CC         | GPIO                      | 0                        | GPIO Registers | GPIO063 Pin Control 2 |
| 400815D0         | GPIO                      | 0                        | GPIO Registers | GPIO064 Pin Control 2 |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name    |
|------------------|---------------------------|--------------------------|----------------|-----------------------|
| 400815D4         | GPIO                      | 0                        | GPIO Registers | GPIO065 Pin Control 2 |
| 400815D8         | GPIO                      | 0                        | GPIO Registers | GPIO066 Pin Control 2 |
| 400815DC         | GPIO                      | 0                        | GPIO Registers | GPIO067 Pin Control 2 |
| 400815E0         | GPIO                      | 0                        | GPIO Registers | GPIO100 Pin Control 2 |
| 400815E4         | GPIO                      | 0                        | GPIO Registers | GPIO101 Pin Control 2 |
| 400815E8         | GPIO                      | 0                        | GPIO Registers | GPIO102 Pin Control 2 |
| 400815EC         | GPIO                      | 0                        | GPIO Registers | GPIO103 Pin Control 2 |
| 400815F0         | GPIO                      | 0                        | GPIO Registers | GPIO104 Pin Control 2 |
| 400815F4         | GPIO                      | 0                        | GPIO Registers | GPIO105 Pin Control 2 |
| 400815F8         | GPIO                      | 0                        | GPIO Registers | GPIO106 Pin Control 2 |
| 400815FC         | GPIO                      | 0                        | GPIO Registers | GPIO107 Pin Control 2 |
| 40081600         | GPIO                      | 0                        | GPIO Registers | GPIO110 Pin Control 2 |
| 40081604         | GPIO                      | 0                        | GPIO Registers | GPIO111 Pin Control 2 |
| 40081608         | GPIO                      | 0                        | GPIO Registers | GPIO112 Pin Control 2 |
| 4008160C         | GPIO                      | 0                        | GPIO Registers | GPIO113 Pin Control 2 |
| 40081610         | GPIO                      | 0                        | GPIO Registers | GPIO114 Pin Control 2 |
| 40081614         | GPIO                      | 0                        | GPIO Registers | GPIO115 Pin Control 2 |
| 40081618         | GPIO                      | 0                        | GPIO Registers | GPIO116 Pin Control 2 |
| 4008161C         | GPIO                      | 0                        | GPIO Registers | GPIO117 Pin Control 2 |
| 40081620         | GPIO                      | 0                        | GPIO Registers | GPIO120 Pin Control 2 |
| 40081624         | GPIO                      | 0                        | GPIO Registers | GPIO121 Pin Control 2 |
| 40081628         | GPIO                      | 0                        | GPIO Registers | GPIO122 Pin Control 2 |
| 4008162C         | GPIO                      | 0                        | GPIO Registers | GPIO123 Pin Control 2 |
| 40081630         | GPIO                      | 0                        | GPIO Registers | GPIO124 Pin Control 2 |
| 40081634         | GPIO                      | 0                        | GPIO Registers | GPIO125 Pin Control 2 |
| 40081638         | GPIO                      | 0                        | GPIO Registers | GPIO126 Pin Control 2 |
| 4008163C         | GPIO                      | 0                        | GPIO Registers | GPIO127 Pin Control 2 |
| 40081640         | GPIO                      | 0                        | GPIO Registers | GPIO130 Pin Control 2 |
| 40081644         | GPIO                      | 0                        | GPIO Registers | GPIO131 Pin Control 2 |
| 40081648         | GPIO                      | 0                        | GPIO Registers | GPIO132 Pin Control 2 |
| 4008164C         | GPIO                      | 0                        | GPIO Registers | GPIO133 Pin Control 2 |
| 40081650         | GPIO                      | 0                        | GPIO Registers | GPIO134 Pin Control 2 |
| 40081654         | GPIO                      | 0                        | GPIO Registers | GPIO135 Pin Control 2 |
| 40081658         | GPIO                      | 0                        | GPIO Registers | GPIO136 Pin Control 2 |
| 40081660         | GPIO                      | 0                        | GPIO Registers | GPIO140 Pin Control 2 |
| 40081664         | GPIO                      | 0                        | GPIO Registers | GPIO141 Pin Control 2 |
| 40081668         | GPIO                      | 0                        | GPIO Registers | GPIO142 Pin Control 2 |
| 4008166C         | GPIO                      | 0                        | GPIO Registers | GPIO143 Pin Control 2 |
| 40081670         | GPIO                      | 0                        | GPIO Registers | GPIO144 Pin Control 2 |
| 40081674         | GPIO                      | 0                        | GPIO Registers | GPIO145 Pin Control 2 |
| 40081678         | GPIO                      | 0                        | GPIO Registers | GPIO146 Pin Control 2 |
| 4008167C         | GPIO                      | 0                        | GPIO Registers | GPIO147 Pin Control 2 |
| 40081680         | GPIO                      | 0                        | GPIO Registers | GPIO150 Pin Control 2 |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                 |
|------------------|---------------------------|--------------------------|----------------|------------------------------------|
| 40081684         | GPIO                      | 0                        | GPIO Registers | GPIO151 Pin Control 2              |
| 40081688         | GPIO                      | 0                        | GPIO Registers | GPIO152 Pin Control 2              |
| 4008168C         | GPIO                      | 0                        | GPIO Registers | GPIO153 Pin Control 2              |
| 40081690         | GPIO                      | 0                        | GPIO Registers | GPIO154 Pin Control 2              |
| 40081694         | GPIO                      | 0                        | GPIO Registers | GPIO155 Pin Control 2              |
| 40081698         | GPIO                      | 0                        | GPIO Registers | GPIO156 Pin Control 2              |
| 4008169C         | GPIO                      | 0                        | GPIO Registers | GPIO157 Pin Control 2              |
| 400816A0         | GPIO                      | 0                        | GPIO Registers | GPIO160 Pin Control 2              |
| 400816A4         | GPIO                      | 0                        | GPIO Registers | GPIO161 Pin Control 2              |
| 400816A8         | GPIO                      | 0                        | GPIO Registers | GPIO162 Pin Control 2              |
| 400816AC         | GPIO                      | 0                        | GPIO Registers | GPIO163 Pin Control 2              |
| 400816B0         | GPIO                      | 0                        | GPIO Registers | GPIO164 Pin Control 2              |
| 400816B4         | GPIO                      | 0                        | GPIO Registers | GPIO165 Pin Control 2              |
| 40081720         | GPIO                      | 0                        | GPIO Registers | GPIO200 Pin Control 2              |
| 40081724         | GPIO                      | 0                        | GPIO Registers | GPIO201 Pin Control 2              |
| 40081728         | GPIO                      | 0                        | GPIO Registers | GPIO202 Pin Control 2              |
| 4008172C         | GPIO                      | 0                        | GPIO Registers | GPIO203 Pin Control 2              |
| 40081730         | GPIO                      | 0                        | GPIO Registers | GPIO204 Pin Control 2              |
| 40081738         | GPIO                      | 0                        | GPIO Registers | GPIO206 Pin Control 2              |
| 40081740         | GPIO                      | 0                        | GPIO Registers | GPIO210 Pin Control 2              |
| 40081744         | GPIO                      | 0                        | GPIO Registers | GPIO211 Pin Control 2              |
| 400F0000         | IMAP                      | 0                        | EMI_RUNTIME    | EMI Host-to-EC Mailbox<br>Register |
| 400F0001         | IMAP                      | 0                        | EMI_RUNTIME    | EC-to-Host Mailbox Regis-<br>ter   |
| 400F0002         | IMAP                      | 0                        | EMI_RUNTIME    | EC Address Register                |
| 400F0004         | IMAP                      | 0                        | EMI_RUNTIME    | EC Data Register                   |
| 400F0008         | IMAP                      | 0                        | EMI_RUNTIME    | Interrupt Source Register          |
| 400F000A         | IMAP                      | 0                        | EMI_RUNTIME    | Interrupt Mask Register            |
| 400F000C         | IMAP                      | 0                        | EMI_RUNTIME    | Application ID Register            |
| 400F0100         | IMAP                      | 0                        | EMI_EC_ONLY    | EMI Host-to-EC Mailbox<br>Register |
| 400F0101         | IMAP                      | 0                        | EMI_EC_ONLY    | EC-to-Host Mailbox Regis-<br>ter   |
| 400F0104         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Base Address 0<br>Register  |
| 400F0108         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Read Limit 0 Reg-<br>ister  |
| 400F010A         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Write Limit 0 Reg-<br>ister |
| 400F010C         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Base Address 1<br>Register  |
| 400F0110         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Read Limit 1 Reg-<br>ister  |
| 400F0112         | IMAP                      | 0                        | EMI_EC_ONLY    | Memory Write Limit 1 Reg-<br>ister |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name    | Reg. Instance Name                    |
|------------------|---------------------------|--------------------------|-------------------|---------------------------------------|
| 400F0114         | IMAP                      | 0                        | EMI_EC_ONLY       | Interrupt Set Register                |
| 400F0116         | IMAP                      | 0                        | EMI_EC_ONLY       | Host Clear Enable Register            |
| 400F0400         | 8042 Host Interface       | 0                        | KBC_Runtime       | EC_Host Data/Aux Regis-<br>ter (Read) |
| 400F0400         | 8042 Host Interface       | 0                        | KBC_Runtime       | Host_EC Data Register<br>(Write)      |
| 400F0404         | 8042 Host Interface       | 0                        | KBC_Runtime       | Host_EC Command Regis-<br>ter (Write) |
| 400F0404         | 8042 Host Interface       | 0                        | KBC_Runtime       | Keyboard Status Read<br>Register      |
| 400F0500         | 8042 Host Interface       | 0                        | KBC_EC_Only       | Host_EC Data/Cmd Regis-<br>ter        |
| 400F0500         | 8042 Host Interface       | 0                        | KBC_EC_Only       | EC_Host Data Register                 |
| 400F0504         | 8042 Host Interface       | 0                        | KBC_EC_Only       | Keyboard Status Read<br>Register      |
| 400F0508         | 8042 Host Interface       | 0                        | KBC_EC_Only       | Keyboard Control Register             |
| 400F050C         | 8042 Host Interface       | 0                        | KBC_EC_Only       | EC_Host Aux Register                  |
| 400F0514         | 8042 Host Interface       | 0                        | KBC_EC_Only       | PCOBF Register                        |
| 400F0730         | 8042 Host Interface       | 0                        | KBC_Configuration | Activate Register                     |
| 400F0C00         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 0       |
| 400F0C00         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 0       |
| 400F0C01         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 1       |
| 400F0C01         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 1       |
| 400F0C02         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 2       |
| 400F0C02         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 2       |
| 400F0C03         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 3       |
| 400F0C03         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Data Register<br>Byte 3       |
| 400F0C04         | ACPI EC Interface         | 0                        | ACPI_Runtime      | ACPI OS Command Regis-<br>ter         |
| 400F0C04         | ACPI EC Interface         | 0                        | ACPI_Runtime      | STATUS OS-Register                    |
| 400F0C05         | ACPI EC Interface         | 0                        | ACPI_Runtime      | Byte Control OS-Register              |
| 400F0D00         | ACPI EC Interface         | 0                        | ACPI_EC_Only      | EC2OS Data EC-Register<br>Byte 0      |
| 400F0D01         | ACPI EC Interface         | 0                        | ACPI_EC_Only      | EC2OS Data EC-Register<br>Byte 1      |
| 400F0D02         | ACPI EC Interface         | 0                        | ACPI_EC_Only      | EC2OS Data EC-Register<br>Byte 2      |
| 400F0D03         | ACPI EC Interface         | 0                        | ACPI_EC_Only      | EC2OS Data EC-Register<br>Byte 3      |
| 400F0D04         | ACPI EC Interface         | 0                        | ACPI_EC_Only      | STATUS EC-Register                    |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name               |
|------------------|---------------------------|--------------------------|----------------|----------------------------------|
| 400F0D05         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | Byte Control EC-Register         |
| 400F0D08         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 0 |
| 400F0D08         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 0 |
| 400F0D09         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 1 |
| 400F0D0A         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 2 |
| 400F0D0B         | ACPI EC Interface         | 0                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 3 |
| 400F1000         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 0  |
| 400F1000         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 0  |
| 400F1001         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 1  |
| 400F1001         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 1  |
| 400F1002         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 2  |
| 400F1002         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 2  |
| 400F1003         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 3  |
| 400F1003         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Data Register<br>Byte 3  |
| 400F1004         | ACPI EC Interface         | 1                        | ACPI_Runtime   | ACPI OS Command Regis-<br>ter    |
| 400F1004         | ACPI EC Interface         | 1                        | ACPI_Runtime   | STATUS OS-Register               |
| 400F1005         | ACPI EC Interface         | 1                        | ACPI_Runtime   | Byte Control OS-Register         |
| 400F1100         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | EC2OS Data EC-Register<br>Byte 0 |
| 400F1101         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | EC2OS Data EC-Register<br>Byte 1 |
| 400F1102         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | EC2OS Data EC-Register<br>Byte 2 |
| 400F1103         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | EC2OS Data EC-Register<br>Byte 3 |
| 400F1104         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | STATUS EC-Register               |
| 400F1105         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | Byte Control EC-Register         |
| 400F1108         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 0 |
| 400F1108         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 0 |
| 400F1109         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 1 |
| 400F110A         | ACPI EC Interface         | 1                        | ACPI_EC_Only   | OS2EC Data EC-Register<br>Byte 2 |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name       | Reg. Instance Name                                         |
|------------------|---------------------------|--------------------------|----------------------|------------------------------------------------------------|
| 400F110B         | ACPI EC Interface         | 1                        | ACPI_EC_Only         | OS2EC Data EC-Register<br>Byte 3                           |
| 400F1400         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Status 1                                               |
| 400F1401         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Status 2                                               |
| 400F1402         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Enable 1                                               |
| 400F1403         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Enable 2                                               |
| 400F1404         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Control 1                                              |
| 400F1405         | ACPI PM1                  | 0                        | PM1_Runtime          | PM1 Control 2                                              |
| 400F1406         | ACPI PM1                  | 0                        | PM1_Runtime          | PM2 Control 1                                              |
| 400F1407         | ACPI PM1                  | 0                        | PM1_Runtime          | PM2 Control 2                                              |
| 400F1500         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Status 1                                               |
| 400F1501         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Status 2                                               |
| 400F1502         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Enable 1                                               |
| 400F1503         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Enable 2                                               |
| 400F1504         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Control 1                                              |
| 400F1505         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 Control 2                                              |
| 400F1506         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM2 Control 1                                              |
| 400F1507         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM2 Control 2                                              |
| 400F1510         | ACPI PM1                  | 0                        | PM1_EC_Only          | PM1 EC PM Status                                           |
| 400F1800         | 8042 Host Interface       | 0                        | Legacy_Runtime       | PORT92 Register                                            |
| 400F1900         | 8042 Host Interface       | 0                        | Legacy_EC_Only       | GATEA20 Control Register                                   |
| 400F1908         | 8042 Host Interface       | 0                        | Legacy_EC_Only       | SETGA20L Register                                          |
| 400F190C         | 8042 Host Interface       | 0                        | Legacy_EC_Only       | RSTGA20L Register                                          |
| 400F1B30         | 8042 Host Interface       | 0                        | Legacy_Configuration | PORT92 Enable Register                                     |
| 400F1C00         | M16C550A UART             | 0                        | UART_EC_Only         | UART Programmable<br>BAUD Rate Generator<br>(LSB) Register |
| 400F1C00         | M16C550A UART             | 0                        | UART_EC_Only         | UART Receive Buffer Reg-<br>ister                          |
| 400F1C00         | M16C550A UART             | 0                        | UART_EC_Only         | UART Transmit Buffer Reg-<br>ister                         |
| 400F1C01         | M16C550A UART             | 0                        | UART_EC_Only         | UART Programmable<br>BAUD Rate Generator<br>(MSB) Register |
| 400F1C01         | M16C550A UART             | 0                        | UART_EC_Only         | UART Interrupt Enable<br>Register                          |
| 400F1C02         | M16C550A UART             | 0                        | UART_EC_Only         | UART FIFO Control Regis-<br>ter                            |
| 400F1C02         | M16C550A UART             | 0                        | UART_EC_Only         | UART Interrupt Identifica-<br>tion Register                |
| 400F1C03         | M16C550A UART             | 0                        | UART_EC_Only         | UART Line Control Regis-<br>ter                            |
| 400F1C04         | M16C550A UART             | 0                        | UART_EC_Only         | UART Modem Control<br>Register                             |
| 400F1C05         | M16C550A UART             | 0                        | UART_EC_Only         | UART Line Status Register                                  |

| Address<br>(Hex) | HW Block Instance<br>Name        | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                                         |
|------------------|----------------------------------|--------------------------|----------------|------------------------------------------------------------|
| 400F1C06         | M16C550A UART                    | 0                        | UART_EC_Only   | UART Modem Status Reg-<br>ister                            |
| 400F1C07         | M16C550A UART                    | 0                        | UART_EC_Only   | UART Scratchpad Register                                   |
| 400F1C00         | M16C550A UART                    | 0                        | UART_Runtime   | UART Transmit Buffer Reg-<br>ister                         |
| 400F1C00         | M16C550A UART                    | 0                        | UART_Runtime   | UART Programmable<br>BAUD Rate Generator<br>(LSB) Register |
| 400F1C00         | M16C550A UART                    | 0                        | UART_Runtime   | UART Receive Buffer Reg-<br>ister                          |
| 400F1C01         | M16C550A UART                    | 0                        | UART_Runtime   | UART Interrupt Enable<br>Register                          |
| 400F1C01         | M16C550A UART                    | 0                        | UART_Runtime   | UART Programmable<br>BAUD Rate Generator<br>(MSB) Register |
| 400F1C02         | M16C550A UART                    | 0                        | UART_Runtime   | UART FIFO Control Regis-<br>ter                            |
| 400F1C02         | M16C550A UART                    | 0                        | UART_Runtime   | UART Interrupt Identifica-<br>tion Register                |
| 400F1C03         | M16C550A UART                    | 0                        | UART_Runtime   | UART Line Control Regis-<br>ter                            |
| 400F1C04         | M16C550A UART                    | 0                        | UART_Runtime   | UART Modem Control<br>Register                             |
| 400F1C05         | M16C550A UART                    | 0                        | UART_Runtime   | UART Line Status Register                                  |
| 400F1C06         | M16C550A UART                    | 0                        | UART_Runtime   | UART Modem Status Reg-<br>ister                            |
| 400F1C07         | M16C550A UART                    | 0                        | UART_Runtime   | UART Scratchpad Register                                   |
| 400F1F30         | M16C550A UART                    | 0                        | UART_Config    | UART Activate Register                                     |
| 400F1FF0         | M16C550A UART                    | 0                        | UART_Config    | UART Config Select Regis-<br>ter                           |
| 400F2400         | Mailbox Registers Inter-<br>face | 0                        | MBX_Runtime    | MBX_Index Register                                         |
| 400F2401         | Mailbox Registers Inter-<br>face | 0                        | MBX_Runtime    | MBX_Data_Register                                          |
| 400F2500         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | HOST-to-EC Mailbox Reg-<br>ister                           |
| 400F2504         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | EC-to-Host Mailbox Regis-<br>ter                           |
| 400F2508         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | SMI Interrupt Source Reg-<br>ister                         |
| 400F250C         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | SMI Interrupt Mask Regis-<br>ter                           |
| 400F2510         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [3:0]                                     |
| 400F2514         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [7:4]                                     |
| 400F2518         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [Bh:8]                                    |

| Address<br>(Hex) | HW Block Instance<br>Name        | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                   |
|------------------|----------------------------------|--------------------------|----------------|--------------------------------------|
| 400F251C         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [Fh:Ch]             |
| 400F2520         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [13h:10h]           |
| 400F2524         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [17h:14h]           |
| 400F2528         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [1Bh:18h]           |
| 400F252C         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [1Fh:1Ch]           |
| 400F2530         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [23h:20h]           |
| 400F2534         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [27h:24h]           |
| 400F2538         | Mailbox Registers Inter-<br>face | 0                        | MBX_EC_Only    | Mailbox Register [2Ah:28h]           |
| 400F2C00         | RTC                              | 0                        | RTC            | Seconds                              |
| 400F2C01         | RTC                              | 0                        | RTC            | Seconds Alarm                        |
| 400F2C02         | RTC                              | 0                        | RTC            | Minutes                              |
| 400F2C03         | RTC                              | 0                        | RTC            | Minutes Alarm                        |
| 400F2C04         | RTC                              | 0                        | RTC            | Hours                                |
| 400F2C05         | RTC                              | 0                        | RTC            | Hours Alarm                          |
| 400F2C06         | RTC                              | 0                        | RTC            | Day of Week                          |
| 400F2C07         | RTC                              | 0                        | RTC            | Day of Month                         |
| 400F2C08         | RTC                              | 0                        | RTC            | Month                                |
| 400F2C09         | RTC                              | 0                        | RTC            | Year                                 |
| 400F2C0A         | RTC                              | 0                        | RTC            | Register A                           |
| 400F2C0B         | RTC                              | 0                        | RTC            | Register B                           |
| 400F2C0C         | RTC                              | 0                        | RTC            | Register C                           |
| 400F2C0D         | RTC                              | 0                        | RTC            | Register D                           |
| 400F2C10         | RTC                              | 0                        | RTC            | RTC Control                          |
| 400F2C14         | RTC                              | 0                        | RTC            | Week Alarm                           |
| 400F2C18         | RTC                              | 0                        | RTC            | Daylight Savings Forward             |
| 400F2C1C         | RTC                              | 0                        | RTC            | Daylight Savings Backward            |
| 400F2C20         | RTC                              | 0                        | RTC            | RTC Test Mode                        |
| 400F3000         | LPC                              | 0                        | LPC_Runtime    | Configuration Port Index<br>Register |
| 400F3001         | LPC                              | 0                        | LPC_Runtime    | Configuration Port Data<br>Register  |
| 400F3100         | LPC                              | 0                        | LPC_EC_Only    | Reserved                             |
| 400F3104         | LPC                              | 0                        | LPC_EC_Only    | LPC Bus Monitor Register             |
| 400F3108         | LPC                              | 0                        | LPC_EC_Only    | Host Bus Error Register              |
| 400F310C         | LPC                              | 0                        | LPC_EC_Only    | EC SERIRQ Register                   |
| 400F3110         | LPC                              | 0                        | LPC_EC_Only    | EC Clock Control Register            |
| 400F3114         | LPC                              | 0                        | LPC_EC_Only    | Reserved                             |
| 400F3118         | LPC                              | 0                        | LPC_EC_Only    | Reserved                             |

| Address<br>(Hex) | HW Block Instance<br>Name | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                           |
|------------------|---------------------------|--------------------------|----------------|----------------------------------------------|
| 400F3120         | LPC                       | 0                        | LPC_EC_Only    | BAR Inhibit Register                         |
| 400F3130         | LPC                       | 0                        | LPC_EC_Only    | LPC BAR Init Register                        |
| 400F3140         | LPC                       | 0                        | LPC_EC_Only    | Memory BAR Inhibit                           |
| 400F31FC         | LPC                       | 0                        | LPC_EC_Only    | Memory Host Configuration<br>Register        |
| 400F3330         | LPC                       | 0                        | LPC_Config     | LPC Activate                                 |
| 400F3340         | LPC                       | 0                        | LPC_Config     | SIRQ0 Interrupt Configura-<br>tion Register  |
| 400F3341         | LPC                       | 0                        | LPC_Config     | SIRQ1 Interrupt Configura-<br>tion Register  |
| 400F3342         | LPC                       | 0                        | LPC_Config     | SIRQ2 Interrupt Configura-<br>tion Register  |
| 400F3343         | LPC                       | 0                        | LPC_Config     | SIRQ3 Interrupt Configura-<br>tion Register  |
| 400F3344         | LPC                       | 0                        | LPC_Config     | SIRQ4 Interrupt Configura-<br>tion Register  |
| 400F3345         | LPC                       | 0                        | LPC_Config     | SIRQ5 Interrupt Configura-<br>tion Register  |
| 400F3346         | LPC                       | 0                        | LPC_Config     | SIRQ6 Interrupt Configura-<br>tion Register  |
| 400F3347         | LPC                       | 0                        | LPC_Config     | SIRQ7 Interrupt Configura-<br>tion Register  |
| 400F3348         | LPC                       | 0                        | LPC_Config     | SIRQ8 Interrupt Configura-<br>tion Register  |
| 400F3349         | LPC                       | 0                        | LPC_Config     | SIRQ9 Interrupt Configura-<br>tion Register  |
| 400F334A         | LPC                       | 0                        | LPC_Config     | SIRQ10 Interrupt Configu-<br>ration Register |
| 400F334B         | LPC                       | 0                        | LPC_Config     | SIRQ11 Interrupt Configu-<br>ration Register |
| 400F334C         | LPC                       | 0                        | LPC_Config     | SIRQ12 Interrupt Configu-<br>ration Register |
| 400F334D         | LPC                       | 0                        | LPC_Config     | SIRQ13 Interrupt Configu-<br>ration Register |
| 400F334E         | LPC                       | 0                        | LPC_Config     | SIRQ14 Interrupt Configu-<br>ration Register |
| 400F334F         | LPC                       | 0                        | LPC_Config     | SIRQ15 Interrupt Configu-<br>ration Register |
| 400F3360         | LPC                       | 0                        | LPC_Config     | LPC Interface BAR Regis-<br>ter              |
| 400F3364         | LPC                       | 0                        | LPC_Config     | EM Interface 0 BAR                           |
| 400F3368         | LPC                       | 0                        | LPC_Config     | UART 0 BAR Register                          |
| 400F3378         | LPC                       | 0                        | LPC_Config     | Keyboard Controller BAR                      |
| 400F3388         | LPC                       | 0                        | LPC_Config     | ACPI EC Interface 0 BAR                      |
| 400F338C         | LPC                       | 0                        | LPC_Config     | ACPI EC Interface 1 BAR                      |
| 400F3390         | LPC                       | 0                        | LPC_Config     | ACPI PM1 Interface BAR                       |
| 400F3394         | LPC                       | 0                        | LPC_Config     | Legacy (GATEA20) Inter-<br>face BAR          |

| Address<br>(Hex) | HW Block Instance<br>Name         | HW Block<br>Instance No. | Reg. Bank Name | Reg. Instance Name                     |
|------------------|-----------------------------------|--------------------------|----------------|----------------------------------------|
| 400F3398         | LPC                               | 0                        | LPC_Config     | Mailbox Registers Interface<br>BAR     |
| 400F33C0         | LPC                               | 0                        | LPC_Config     | Mailbox Registers I/F Mem-<br>ory BAR  |
| 400F33C6         | LPC                               | 0                        | LPC_Config     | ACPI EC Interface 0 Mem-<br>ory BAR    |
| 400F33CC         | LPC                               | 0                        | LPC_Config     | ACPI EC Interface 1 Mem-<br>ory BAR    |
| 400F33D2         | LPC                               | 0                        | LPC_Config     | EM Interface 0 Memory<br>BAR           |
| 400FFF00         | Global Configuration<br>Registers | 0                        | GCR            | GCR Reserved Registers                 |
| 400FFF07         | Global Configuration<br>Registers | 0                        | GCR            | Logical Device Number<br>Register      |
| 400FFF08         | Global Configuration<br>Registers | 0                        | GCR            | GCR Reserved Registers                 |
| 400FFF20         | Global Configuration<br>Registers | 0                        | GCR            | Device ID Register                     |
| 400FFF21         | Global Configuration<br>Registers | 0                        | GCR            | Device Revision Hard<br>Wired Register |
| 400FFF22         | Global Configuration<br>Registers | 0                        | GCR            | GCR Reserved                           |
| 400FFF25         | Global Configuration<br>Registers | 0                        | GCR            | GCR Reserved                           |
| 400FFF28         | Global Configuration<br>Registers | 0                        | GCR            | GCR Build Register                     |
| 400FFF2A         | Global Configuration<br>Registers | 0                        | GCR            | GCR Reserved Registers                 |
| 400FFF2C         | Global Configuration<br>Registers | 0                        | GCR            | GCR Scratch Register                   |

### APPENDIX A: REVISION HISTORY

#### TABLE A-1: DATA SHEET REVISION HISTORY

| Revision               | Section/Figure/Entry                                                                                                                                                                | Correction                                                                                            |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| DS00001719D (09-14-15  | Table 37-1, "Absolute Maximum Ther-<br>mal Ratings", Table 37-8, "Thermal<br>Operating Conditions" and Table 37-<br>10, "VCC1 Supply Current, I_VCC1"                               | Updated tables to add Industrial temperature information.                                             |  |
|                        | Table 37-11, "VBAT Supply Current,<br>I_VBAT (VBAT=3.0V)" and Table 37-<br>12, "VBAT Supply Current, I_VBAT<br>(VBAT=3.3V)"                                                         | Updated tables to remove internal 32kHz oscillator information.                                       |  |
|                        | Product Identification System                                                                                                                                                       | Added industrial ordering information.                                                                |  |
| DS00001719C (06-15-15) | Table 27-9, "EC-Only Register Base<br>Address Table"                                                                                                                                | Updated Base addresses                                                                                |  |
|                        | Table 15-3, "Interrupt Event Aggrega-<br>tor Routing Summary" and Table 15-<br>22, "Bit definitions for GIRQ19<br>Source, Enable, and Result Registers"                             | Updated locations for LRESET# and VCC_PWRGD bits                                                      |  |
|                        | Section 29.15.4, "PS2 Status Regis-<br>ter"                                                                                                                                         | Updated description of REC_TIMEOUT bit                                                                |  |
|                        | Table 37-8, "Thermal Operating Con-<br>ditions" and Table 37-9, "Thermal<br>Packaging Characteristics"                                                                              | Updated tables.                                                                                       |  |
|                        | Product Features                                                                                                                                                                    | Added 144 WFBGA package                                                                               |  |
|                        | Table 1-3, "MEC1322 144 WFBGA<br>Pin Configuration",<br>Figure 1-1, "MEC1322 PIN NAME TO<br>144-PIN WFBGA BALL MAPPING<br>(TOP)" and Figure 1-5, "144-pin<br>WFBGA Package Outline" | Added 144 WFBGA pinout and package drawing.                                                           |  |
|                        | Product Identification System                                                                                                                                                       | Added 144 WFBGA package ordering information                                                          |  |
|                        | Section 8.0, "RAM and ROM"                                                                                                                                                          | Described the distinction between<br>SRAM optimized for instructions and<br>optimized for data.       |  |
|                        | Section 20.7, "Pin Multiplexing Con-<br>trol"                                                                                                                                       | Updated note on GPIO pins that do not exist in the 128 pin package.                                   |  |
| DS00001719B (06-03-14) | Throughout document                                                                                                                                                                 | Part number changed from MEC1322/<br>24 to MEC1322.                                                   |  |
|                        | PIS page                                                                                                                                                                            | "C0" added to package information                                                                     |  |
|                        | Features                                                                                                                                                                            | Sub-bullet added following "LPC Inter-<br>face": "Supports LPC Bus frequencies of<br>19MHz to 33MHz". |  |
| DS00001719A (04-14-14) | 4) REV A - Document Release                                                                                                                                                         |                                                                                                       |  |

### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

### CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

### CUSTOMER SUPPORT

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

### PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

|                          | XX - XXX <sup>(2)</sup> - XX - [X] <sup>(3)</sup><br>mperature Package ROM Tape and Reel<br>Range Version Option | Examples:         a)       MEC1322-NU-C0 = 128-pin VTQFP, Commercial         b)       MEC1322I-LZY-C0 = 132-pin DQFN, Industrial         c)       MEC1322-SZ-C0 = 144-pin WFBGA, Commercial |
|--------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:                  | MEC1322 <sup>(1)</sup>                                                                                           |                                                                                                                                                                                             |
| Temperature              | Blank = Commercial 0°C to 70°C                                                                                   | <b>Note 1:</b> These products meet the halogen maximum concentration values per IEC61249-2-21.                                                                                              |
| Range:<br>Package:       | I = Industrial -40°C to $85^{\circ}$ C<br>NU = 128 pin VTQFP(2)                                                  | Note 2: All package options are RoHS compliant.<br>For RoHS compliance and environmental<br>information, please visit <u>http://www.micro</u><br><u>chip.com/pagehandler/en-us/aboutus/</u> |
|                          | NU = 128 pin VTQFP <sup>(2)</sup><br>LZY = 132 pin DQFN <sup>(2)</sup><br>SZ = 144 pin WFBGA <sup>(2)</sup>      | ehs.html           Note 3:         Tape and Reel identifier only appears in the                                                                                                             |
| ROM Version:             | C0 = Standard ROM                                                                                                | catalog part number description. This identi-<br>fier is used for ordering purposes and is not<br>printed on the device package. Check with<br>your Microchip Sales Office for package      |
| Tape and Reel<br>Option: | Blank = Tray packaging<br>TR = Tape and Reel <sup>(3)</sup>                                                      | availability with the Tape and Reel option.                                                                                                                                                 |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REP-RESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014 - 2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 9781632777645

### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15

### **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Microchip: MEC1322-LZY-C0