# ESD Protection with Automotive Short-to-Battery Blocking

# Low Capacitance ESD Protection with short-to-battery blocking for Automotive High Speed Data Lines

The NIS/NIV1161 is designed to protect high speed data lines from ESD as well as short to vehicle battery situations. The ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines while the low  $R_{\rm DS(on)}$  FET limits distortion on the signal lines. The flow–through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines such as USB and LVDS protocols.

#### **Features**

- Low Capacitance (0.65 pF Typical, I/O to GND)
- Protection for the Following Standards:
   IEC 61000-4-2 (Level 4) & ISO 10605
- Integrated MOSFETs for Short-to-Battery Blocking
- NIV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

### **Typical Applications**

- Automotive High Speed Signal Pairs
- USB 2.0/3.0
- LVDS
- APIX 2/3

## **ABSOLUTE MAXIMUM RATINGS** (T<sub>.I</sub> = 25°C unless otherwise noted)

| Rating                                                 | Symbol           | Value       | Unit     |
|--------------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range                   | $T_{J(max)}$     | -55 to +150 | °C       |
| Storage Temperature Range                              | TSTG             | -55 to +150 | °C       |
| Drain-to-Source Voltage                                | $V_{DSS}$        | 30          | V        |
| Gate-to-Source Voltage                                 | V <sub>GS</sub>  | ±10         | V        |
| Lead Temperature Soldering                             | T <sub>SLD</sub> | 260         | °C       |
| IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD       | ±8<br>±15   | kV<br>kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



# ON Semiconductor®

www.onsemi.com

#### MARKING DIAGRAM



WDFN6 CASE 511CB



/6 = Specific Device CodeM = Date Code

# PIN CONFIGURATION AND SCHEMATICS





#### ORDERING INFORMATION

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NIV1161MTTAG | WDFN-6<br>(Pb-Free) | 3000 / Tape & Reel    |
| NIS1161MTTAG | WDFN-6<br>(Pb-Free) | 3000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

# **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                              | Conditions                                                                                           | Min               | Тур                     | Max  | Unit        |
|--------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------|-------------------|-------------------------|------|-------------|
| Reverse Working Voltage                                      | $V_{RWM}$                           | I/O Pin to GND                                                                                       |                   | 5                       | 16   | V           |
| Breakdown Voltage                                            | $V_{BR}$                            | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                | 16.5              |                         |      | V           |
| Reverse Leakage Current                                      | I <sub>R</sub>                      | V <sub>RWM</sub> = 5 V, I/O Pin to GND                                                               |                   |                         | 1.0  | μΑ          |
| Clamping Voltage                                             | V <sub>C</sub>                      | I <sub>PP</sub> = 1 A, I/O Pin to GND (8/20 μs pulse)                                                |                   |                         | 26   | V           |
| Clamping Voltage (Note 1)                                    | V <sub>C</sub>                      | IEC61000-4-2, ±8 KV Contact                                                                          | See Figures 1 & 2 |                         |      |             |
| Clamping Voltage TLP (Note 2)<br>See Figures 5 & 6           | V <sub>C</sub>                      | I <sub>PP</sub> = 8 A<br>I <sub>PP</sub> = 16 A<br>I <sub>PP</sub> = -8 A<br>I <sub>PP</sub> = -16 A |                   | 34<br>55<br>–5.2<br>–10 |      | V<br>V<br>V |
| Junction Capacitance Match                                   | ΔCJ                                 | V <sub>R</sub> = 0 V, f = 1 MHz between I/O 1 to GND and I/O 2 to GND                                |                   | 1.0                     |      | %           |
| Junction Capacitance                                         | СЈ                                  | V <sub>R</sub> = 0 V, f = 1 MHz between I/O Pins and GND (Pin 4 to GND, Pin 6 to GND)                |                   | 0.65                    |      | pF          |
| Drain-to-Source Breakdown Voltage                            | V <sub>BR(DSS)</sub>                | $V_{GS} = 0 \text{ V}, I_D = 100 \mu\text{A}$                                                        | 30                |                         |      | V           |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>BR(DSS)</sub> /              | Reference to 25°C, $I_D = 100 \mu A$                                                                 |                   | 27                      |      | mV/°C       |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                    | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 30 V                                                        |                   |                         | 1.0  | μΑ          |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                    | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 5 \text{ V}$                                                     |                   |                         | ±1.0 | μΑ          |
| Gate Threshold Voltage (Note 3)                              | V <sub>GS(TH)</sub>                 | $V_{DS} = V_{GS}$ , $I_D = 100 \mu A$                                                                | 0.1               | 1.0                     | 1.5  | V           |
| Gate Threshold Voltage Temperature Coefficient               | V <sub>GS(TH)</sub> /T <sub>J</sub> | Reference to 25°C, $I_D$ = 100 $\mu A$                                                               |                   | -2.5                    |      | mV/°C       |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | $V_{GS} = 4.5 \text{ V}, I_D = 125 \text{ mA}$                                                       |                   | 1.4                     | 7.0  | Ω           |
|                                                              |                                     | V <sub>GS</sub> = 2.5 V, I <sub>D</sub> = 125 mA                                                     |                   | 2.3                     | 7.5  |             |
| Forward Transconductance                                     | 9 <sub>FS</sub>                     | V <sub>DS</sub> = 3.0 V, I <sub>D</sub> = 125 mA                                                     |                   | 80                      |      | mS          |
| Switching Turn-On Delay Time (Note 4)                        | t <sub>d(ON)</sub>                  | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 24 V                                                      |                   | 9                       |      | nS          |
| Switching Turn-On Rise Time (Note 4)                         | t <sub>r</sub>                      | $I_D = 125 \text{ mA}, R_G = 10 \text{ V}\Omega$                                                     |                   | 41                      |      | nS          |
| Switching Turn-Off Delay Time (Note 4)                       | t <sub>d(OFF)</sub>                 |                                                                                                      |                   | 96                      |      | nS          |
| Switching Turn-Off Fall Time (Note 4)                        | t <sub>f</sub>                      |                                                                                                      |                   | 72                      |      | nS          |
| Drain-to-Source Forward Diode Voltage                        | V <sub>SD</sub>                     | V <sub>GS</sub> = 0 V, I <sub>s</sub> = 125 mA                                                       |                   | 0.79                    | 0.9  | V           |
| 3 dB Bandwidth                                               | f <sub>BW</sub>                     | $R_L = 50 \Omega$                                                                                    |                   | 5                       |      | GHz         |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. For test procedure see Figures 3 and 4 and application note AND8307/D.

ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: Z<sub>0</sub> = 50Ω, t<sub>p</sub> = 100 ns, t<sub>r</sub> = 4 ns, averaging window; t<sub>1</sub> = 30 ns to t<sub>2</sub> = 60 ns.
 Pulse test: pulse width ≤ 300 μS, duty cycle ≤ 2%

<sup>4.</sup> Switching characteristics are independent of operating junction temperatures.



Figure 1. IEC61000-4-2 +8kV Contact ESD Clamping Voltage



Figure 2. IEC61000-4-2 -8kV Contact ESD Clamping Voltage

## IEC61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                    | 2                       |
| 2     | 4                      | 15                           | 8                    | 4                       |
| 3     | 6                      | 22.5                         | 12                   | 6                       |
| 4     | 8                      | 30                           | 16                   | 8                       |



Figure 3. IEC61000-4-2 Spec



The following is taken from Application Note AND8307/D – Characterization of ESD Clamping Performance.

# **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.





Figure 5. Positive TLP I-V Curve

Figure 6. Negative TLP I-V Curve

NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100$  ns,  $t_r = 300$  ps, averaging window:  $t_1 = 30$  ns to  $t_2 = 60$  ns.  $V_{IEC}$  is the equivalent voltage stress level calculated at the secondary peak of the IEC 61000–4–2 waveform at t = 30 ns with 2 A/kV. See TLP description below for more information.

# Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 7. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 8 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. For more information on TLP measurements and how to interpret them please refer to AND9007/D.



Figure 7. Simplified Schematic of a Typical TLP System



Figure 8. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms

#### TYPICAL MOSFET PERFORMANCE CURVES



1.2 1.1  $V_{DS} = 5 V$  $T_J = 25^{\circ}C$ 1.0 ID, DRAIN CURRENT (A) 0.9 0.8 0.7  $T_J = 150$ °C 0.6 T<sub>J</sub> = −55°C 0.5 0.4 0.3 0.2 0.1 0.5 1.0 2.0 2.5 3.0 3.5 4.0 4.5 1.5 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (V)

Figure 9. On-Region Characteristics

Figure 10. Transfer Characteristics





Figure 11. On-Resistance vs. Gate-to-Source Voltage

Figure 12. On–Resistance vs. Drain Current and Gate Voltage





Figure 13. On–Resistance Variation with Temperature

Figure 14. Drain-to-Source Leakage Current vs. Voltage

#### APPLICATION INFORMATION

Today's connected cars are using multiple high speed signal pair interfaces for various applications such as infotainment, connectivity and ADAS. The electrical hazards likely to be encountered in these automotive high speed signal interfaces include damaging ESD and transient events which occur during manufacturing and assembly, by vehicle occupants or other electrical circuits in the vehicle. The major documents discussing ESD and transient events as far as road vehicles are concerned are ISO 10605 (Road vehicles - Test methods for electrical disturbances from electrostatic discharge) which describes ESD test methods and ISO 7637 (Road vehicles - Electrical disturbances from conduction and coupling) for effects caused by other electronics in the vehicle. ISO 10605 is based on IEC 61000-4-2 Industry Standard, which specifies the various levels of ESD signal characteristics, but also includes additional vehicle-specific requirements. Further, OEM specific test requirements are usually also imposed. In addition, these high speed signal pairs require protection from short-to-battery (which goes up to 16 VDC) and short-to-ground faults.

A suitable protection solution must satisfy well known constraints, such as low capacitive loading of the signal lines to minimize signal attenuation, and also respond quickly to surges and transients with low clamping voltage. In addition, small package sizes help to minimize demand for board—space while providing the ability to route the trace signals with minimal bending to maintain signal integrity.



# **PCB Layout Guidelines**

It is optional to route both pins 4 & 6 to their respective belly pads with a top metal trace as both pins are internally connected respectively. Also, steps must be taken for proper placement and signal trace routing of the ESD protection device in order to ensure the maximum ESD survivability and signal integrity for the application. Such steps are listed below.

 Place the ESD protection device as close as possible to the I/O connector to reduce the ESD path to ground and improve the protection performance.

- Make sure to use differential design methodology and impedance matching of all high speed signal traces.
  - Use curved traces when possible to avoid unwanted reflections.
  - Keep the trace lengths equal between the positive and negative lines of the differential data lanes to avoid common mode noise generation and impedance mismatch.
  - Place grounds between high speed pairs and keep as much distance between pairs as possible to reduce crosstalk.

## **Modes of Operation**

There are two distinct modes of operation of the NIV1161: normal (steady state) and short-to-battery event. The below describes each of these in more detail.

#### **Normal Operation (Steady State)**

In normal operation, the MOSFETs operate in linear mode, with all source and drain voltages nearly equal, passing the signal levels effectively from the USB transceiver. To ensure successful link communication, the applied gate voltage must be greater than the maximum signal level from the data line plus the maximum threshold voltage of the MOSFET device. Due to the NIV1161's low of 1.5 V, both 3.3 and 5 V gate drives are suitable to provide headroom for most communication protocols. The net effect of the 1 k $\Omega$  pull-up resistor on the MOSFET gate to the source effectively level-shifts the common mode voltage on the individual data lines up to the gate voltage. This action is cancelled out when an appropriate NIV1161 is used on the opposite side of the data line to level-shift the common-mode voltage back down to levels appropriate for the reader. If a NIV1161 is not used on the opposite side of the data line, the pull-up resistor may either not be populated or populated with high value resistor (15 k $\Omega$ +); differential data signal integrity is maintained.

#### Short-to-Battery (STB) Event

While the NIV1161 and data channel are off, one pair of MOSFET body diodes passively protects the USB transceiver's ports. While the data channel is on during an event, the NIV1161 actively uses the internal MOSFETs to clamp in a manner akin to level—shifting as the MOSFET operates in the saturation region. The source node will increase to a threshold voltage minus a working below the gate voltage thus allowing current to flow into the data port impedance until the gate—source voltage comes to rest just above the threshold voltage. In this way, the NIV1161 protects the data port by limiting the termination current as well as voltage clamping the data port itself.

#### PACKAGE DIMENSIONS

#### WDFN6 2x2, 0.65P

CASE 511CB **ISSUE O** 



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.25
- mm FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.70        | 0.80 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A3  | 0.20 REF    |      |  |  |
| b   | 0.25        | 0.35 |  |  |
| b2  | 0.35        | 0.45 |  |  |
| D   | 2.00 BSC    |      |  |  |
| D2  | 0.55        | 0.65 |  |  |
| E   | 2.00 BSC    |      |  |  |
| E2  | 0.55 0.65   |      |  |  |
| е   | 0.65 BSC    |      |  |  |
| F   | 0.52 BSC    |      |  |  |
| G   | 0.20 BSC    |      |  |  |
| L   | 0.20 0.30   |      |  |  |
| L1  | 0.15        |      |  |  |
| L2  | 0.55        | 0.65 |  |  |



SIDE VIEW

#### **RECOMMENDED MOUNTING FOOTPRINT**



ON Semiconductor and the unarregistered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent- Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your loca Sales Representative

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: