# **Small Signal MOSFET**

30 V, 245 mA, Dual, N–Channel, Gate ESD Protection, 2x2 WDFN Package

#### Features

- Optimized Layout for Excellent High Speed Signal Integrity
- Low Gate Charge for Fast Switching
- Small 2 x 2 mm Footprint
- ESD Protected Gate
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

| Parameter                                                         |                        | Symbol                               | Value         | Unit |  |  |  |
|-------------------------------------------------------------------|------------------------|--------------------------------------|---------------|------|--|--|--|
| Drain-to-Source Voltage                                           |                        | V <sub>DSS</sub>                     | 30            | V    |  |  |  |
| Gate-to-Source Voltage                                            |                        | V <sub>GS</sub>                      | ±10           | V    |  |  |  |
| Continuous Drain<br>Current (Note 1)                              | Steady State = 25°C    | ۱ <sub>D</sub>                       | 245           | mA   |  |  |  |
| Power Dissipation<br>(Note 1)                                     | Steady State = 25°C    | P <sub>D</sub>                       | 755           | mW   |  |  |  |
| Pulsed Drain Current                                              | t <sub>P</sub> ≤ 10 μs | I <sub>DM</sub>                      | 1.2           | А    |  |  |  |
| Operating Junction and Storage Temperature                        |                        | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>150 | °C   |  |  |  |
| Continuous Source Current (Body Diode)                            |                        | I <sub>SD</sub>                      | 245           | mA   |  |  |  |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                        | ΤL                                   | 260           | °C   |  |  |  |

**MAXIMUM RATINGS** (T<sub>J</sub> =  $25^{\circ}$ C unless otherwise noted)

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

#### THERMAL RESISTANCE RATINGS

| Parameter                                   | Symbol          | Max | Unit |
|---------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 166 | °C/W |

1. Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [1 oz] including traces).



## **ON Semiconductor®**

http://onsemi.com









(Note: Microdot may be in either location)



(Top View)

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| NVLJD4007NZTAG | WDFN6<br>(Pb-Free) | 3000/Tape &<br>Reel   |
| NVLJD4007NZTBG | WDFN6<br>(Pb-Free) | 3000/Tape &<br>Reel   |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                                                    | Symbol                               | Test Condition                                                                                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                                                       |     |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS}$ = 0 V, $I_D$ = 100 $\mu$ A                                                                   | 30  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | Reference to 25°C, $I_D$ = 100 µA                                                                     |     | 27   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | $V_{GS}$ = 0 V, $V_{DS}$ = 30 V                                                                       |     |      | 1.0  | μΑ    |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | $\label{eq:VGS} \begin{array}{l} V_{GS} = 0 \ V, \ V_{DS} = 20 \ V, \\ T = 85 \ ^\circ C \end{array}$ |     |      | 1.0  | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS}$ = 0 V, $V_{GS}$ = ±10 V                                                                      |     |      | ±25  | μA    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS}$ = 0 V, $V_{GS}$ = ±5 V                                                                       |     |      | ±1.0 | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS}$ = 0 V, $V_{GS}$ = ±5 V<br>T = 85 °C                                                          |     |      | ±1.0 | μΑ    |
| ON CHARACTERISTICS (Note 2)                                  | -                                    |                                                                                                       |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{DS}$ = $V_{GS}$ , $I_D$ = 100 $\mu$ A                                                             | 0.5 | 1.0  | 1.5  | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub>  | Reference to 25°C, $I_D$ = 100 $\mu$ A                                                                |     | -2.5 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | $V_{GS}$ = 4.5 V, I <sub>D</sub> = 125 mA                                                             |     | 1.4  | 7.0  |       |
|                                                              |                                      | $V_{GS}$ = 2.5 V, I <sub>D</sub> = 125 mA                                                             |     | 2.3  | 7.5  | Ω     |
| Forward Transconductance                                     | <b>9</b> FS                          | $V_{DS} = 3 \text{ V}, \text{ I}_{D} = 125 \text{ mA}$                                                |     | 80   |      | mS    |
| CAPACITANCES & GATE CHARGE                                   |                                      |                                                                                                       |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                     |                                                                                                       |     | 12.2 | 20   | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                     | V <sub>DS</sub> = 5.0 V, f = 1 MHz,<br>V <sub>GS</sub> = 0 V                                          |     | 10   | 15   |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     |                                                                                                       |     | 3.3  | 6.0  |       |
| Total Gate Charge                                            | Qg                                   |                                                                                                       |     | 0.75 |      |       |
| Gate-to-Source Charge                                        | Q <sub>gs</sub>                      | $V_{DS}$ = 24 V, $I_{D}$ = 100 mA, $V_{GS}$ = 4.5 V                                                   |     | 0.20 |      | nC    |
| Gate-to-Drain Charge                                         | Q <sub>gd</sub>                      |                                                                                                       |     | 0.20 |      |       |
| Plateau Voltage                                              | V <sub>GP</sub>                      |                                                                                                       |     | 1.57 |      | V     |
| SWITCHING CHARACTERISTICS (Note 3)                           |                                      |                                                                                                       |     |      |      |       |
| Turn–On Delay Time                                           | t <sub>d(ON)</sub>                   | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 24 V,                                                      |     | 9    |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       |                                                                                                       |     | 41   |      |       |
| Turn–Off Delay Time                                          | t <sub>d(OFF)</sub>                  | $I_D = 125 \text{ mA}, R_G = 10 \Omega$                                                               |     | 96   |      | ns    |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                                                       |     | 72   |      |       |

|  | Forward Diode Voltage | V <sub>SD</sub> | $V_{GS}$ = 0 V, I <sub>S</sub> = 125 mA |  | 0.79 | 0.9 | V |
|--|-----------------------|-----------------|-----------------------------------------|--|------|-----|---|
|--|-----------------------|-----------------|-----------------------------------------|--|------|-----|---|

Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.
Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL PERFORMANCE CURVES**



#### **TYPICAL PERFORMANCE CURVES**



Safe Operating Area

### **TYPICAL PERFORMANCE CURVES**



Figure 12. Thermal Impedance (Junction-to-Ambient)

#### PACKAGE DIMENSIONS



ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without imitation special, consequential or incidental damages. Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

6X 0.35

ON Semiconductor Website: www.onsemi.com

1.10

DIMENSIONS: MILLIMETERS

2.30

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

ON Semiconductor: NVLJD4007NZTAG