# Off-line high voltage converters ### **Features** - 800 V avalanche rugged power section - PWM operation with frequency jittering for low EMI - Operating frequency: - 60 kHz for L type - 115 kHz for H type - Standby power < 50 mW at 265 V<sub>AC</sub> - Limiting current with adjustable set point - Adjustable and accurate over-voltage protection - On-board soft-start - Safe auto-restart after a fault condition - Hysteretic thermal shutdown - Delayed overload protection ## **Application** - Auxiliary power supply for consumer and home equipment - ATX auxiliary power supply - Low / medium power AC-DC adapters - SMPS for set-top boxes, DVD players and recorders, white goods ## Description The device is an off-line converter with an 800 V rugged power section, a PWM control, two levels of over-current protection, over-voltage and overload protections, hysteretic thermal protection, soft-start and safe auto-restart after any fault condition removal. Burst mode operation and device very low consumption helps to meet the standby energy saving regulations. Advance frequency jittering reduces EMI filter cost. The extra power timer allows the management of output peak power for a designed time window. The high voltage start-up circuit is embedded in the device. Figure 1. Typical topology Table 1. Device summary | Order codes | Package | Packaging | |---------------------------|--------------|---------------| | VIPER28LN / VIPER28HN | DIP-7 | | | VIPER28LE / VIPER28HE | SDIP10 | Tube | | VIPER28HD / VIPER28LD | SO16 narrow | | | VIPER28HDTR / VIPER28LDTR | 30 to hallow | Tape and reel | Contents VIPER28 # **Contents** | 1 | Bloc | Block diagram 3 | | | | | | |---|-------|--------------------------------------------------------------------|--|--|--|--|--| | 2 | Туріс | cal power | | | | | | | 3 | Pin s | ettings4 | | | | | | | 4 | Elect | rical data 5 | | | | | | | | 4.1 | Maximum ratings 5 | | | | | | | | 4.2 | Thermal data 5 | | | | | | | | 4.3 | Electrical characteristics | | | | | | | 5 | Туріс | cal electrical characteristics10 | | | | | | | 6 | Туріс | cal circuit | | | | | | | 7 | Oper | ation descriptions | | | | | | | | 7.1 | Power section and gate driver 14 | | | | | | | | 7.2 | High voltage startup generator | | | | | | | | 7.3 | Power-up and soft-start up | | | | | | | | 7.4 | Power down operation | | | | | | | | 7.5 | Auto restart operation | | | | | | | | 7.6 | Oscillator | | | | | | | | 7.7 | Current mode conversion with adjustable current limit set point 18 | | | | | | | | 7.8 | Over-voltage protection (OVP) | | | | | | | | 7.9 | About CONT pin | | | | | | | | 7.10 | Feed-back and overload protection (OLP) | | | | | | | | 7.11 | Burst-mode operation at no load or very light load | | | | | | | | 7.12 | Extra power management function (EPT) | | | | | | | | 7.13 | 2nd level over-current protection and hiccup mode | | | | | | | 8 | Pack | age mechanical data | | | | | | | 9 | Revis | sion history | | | | | | VIPER28 Block diagram # 1 Block diagram Figure 2. Block diagram # 2 Typical power Table 2. Typical power | Part number | 230 V <sub>AC</sub> | | 85-265 V <sub>AC</sub> | | | |-------------|------------------------|---------------------------|------------------------|---------------------------|--| | Fait number | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> | Adapter <sup>(1)</sup> | Open frame <sup>(2)</sup> | | | VIPER28 | 18 W | 24 W | 10 W | 13 W | | <sup>1.</sup> Typical continuous power in non ventilated enclosed adapter measured at 50 °C ambient. <sup>2.</sup> Maximum practical continuous power in an open frame design at 50 $^{\circ}$ C ambient, with adequate heat sinking. Pin settings VIPER28 # 3 Pin settings Figure 3. Connection diagram (top view) Note: The copper area for heat dissipation has to be designed under the DRAIN pins. Table 3. Pin description | | Pin n. | | Name | Function | |--------|--------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDIP10 | DIP-7 | SO16N | Name | Function | | 1 | 1 | 4 | GND | This pin represents the device ground and the source of the power section. | | 2 | 2 | 5 | VDD | Supply voltage of the control section. This pin also provides the charging current of the external capacitor during start-up time. | | 3 | 3 | 6 | CONT | Control pin. The following functions can be selected: 1. current limit set point adjustment. The internal set default value of the cycle-by-cycle current limit can be reduced by connecting to ground an external resistor. 2. output voltage monitoring. A voltage exceeding 3 V shuts the IC down reducing the device consumption. This function is strobed and digitally filtered for high noise immunity. | | 4 | 4 | 7 | FB | Control input for duty cycle control. Internal current generator provides bias current for loop regulation. A voltage below 0.6 V activates the burst-mode operation. A level close to 3.3 V means that the device is approaching the cycle-by-cycle over-current set point. | | 5 | 5 | 8 | EPT | This pin allows the connection of an external capacitor for the extra power management. If the function is not used, the pin has to be connected to GND. | | 610 | 7,8 | 1316 | DRAIN | High voltage drain pin. The built-in high voltage switched start-up bias current is drawn from this pin too. Pins connected to the metal frame to facilitate heat dissipation. | VIPER28 Electrical data # 4 Electrical data # 4.1 Maximum ratings Table 4. Absolute maximum ratings | Cumbal | Downwater | Va | Unit | | | |--------------------|------------------------------------------------------------------|------|--------------|-------|--| | Symbol | Parameter | Min | Max | Offic | | | V <sub>DRAIN</sub> | Drain-to-source (ground) voltage | | 800 | V | | | E <sub>AV</sub> | Repetitive avalanche energy (limited by T <sub>J</sub> = 150 °C) | | 5 | mJ | | | I <sub>AR</sub> | Repetitive avalanche current (limited by $T_J = 150~^{\circ}C$ ) | | 1.5 | Α | | | I <sub>DRAIN</sub> | Pulse drain current | | 3 | Α | | | V <sub>CONT</sub> | Control input pin voltage (with I <sub>CONT</sub> = 1 mA) | -0.3 | Self limited | V | | | $V_{FB}$ | Feed-back voltage | -0.3 | 5.5 | ٧ | | | V <sub>EPT</sub> | EPT input pin voltage | -0.3 | 5 | V | | | $V_{DD}$ | Supply voltage (I <sub>DD</sub> = 25 mA) | -0.3 | Self limited | > | | | I <sub>DD</sub> | Input current | | 25 | mA | | | P <sub>TOT</sub> | Power dissipation at T <sub>A</sub> < 50 °C | | 1 | W | | | $T_J$ | Operating junction temperature range | -40 | 150 | ç | | | T <sub>STG</sub> | Storage temperature | -55 | 150 | °C | | ## 4.2 Thermal data Table 5. Thermal data | Symbol | Paramatan | ľ | 11 | | | |-------------------|-----------------------------------------------------------------------------|-------|------|--------|------| | | Parameter | SO16N | DIP7 | SDIP10 | Unit | | R <sub>thJP</sub> | Thermal resistance junction pin (Dissipated power = 2 W) | 20 | 40 | 25 | °C/W | | R <sub>thJA</sub> | Thermal resistance junction ambient (Dissipated power = 2 W) | 50 | 100 | 75 | °C/W | | R <sub>thJA</sub> | Thermal resistance junction ambient <sup>(1)</sup> (Dissipated power = 2 W) | 40 | 80 | 55 | °C/W | <sup>1.</sup> When mounted on a standard single side FR4 board with 100 $\text{mm}^2$ (0.155 sq in) of Cu (35 $\mu \text{m}$ thick) Electrical data VIPER28 # 4.3 Electrical characteristics (T<sub>J</sub> = -25 to 125 $^{\circ}$ C, V<sub>DD</sub> = 14 V; unless otherwise specified) Table 6. Power section | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>BVDSS</sub> | Break-down voltage | I <sub>DRAIN</sub> = 1 mA, V <sub>FB</sub> = GND<br>T <sub>J</sub> = 25 °C | 800 | | | V | | l <sub>OFF</sub> | OFF state drain current | V <sub>DRAIN</sub> = max rating,<br>V <sub>FB</sub> = GND | | | 60 | μА | | D | Drain-source on state | $I_{DRAIN} = 0.4 \text{ A}, V_{FB} = 3 \text{ V},$<br>$V_{EPT} = GND, T_{J} = 25 \text{ °C}$ | | | 7 | Ω | | PDS(on) | R <sub>DS(on)</sub> resistance | I <sub>DRAIN</sub> = 0.4 A, V <sub>FB</sub> = 3 V,<br>V <sub>EPT</sub> = GND, T <sub>J</sub> = 125 °C | | | 14 | Ω | | C <sub>OSS</sub> | Effective (energy related) output capacitance | V <sub>DRAIN</sub> = 0 to 640 V | | 40 | | pF | Table 7. Supply section | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------| | Voltage | | | | | | | | V <sub>DRAIN_START</sub> | Drain-source start voltage | | 60 | 80 | 100 | V | | 1 | Start up charging current | $V_{DRAIN} = 120 \text{ V},$<br>$V_{EPT} = GND, V_{FB} = GND,$<br>$V_{DD} = 4 \text{ V}$ | -2 | -3 | -4 | mA | | I <sub>DDch</sub> | Start up charging current | $V_{DRAIN}$ = 120 V,<br>$V_{EPT}$ = GND, $V_{FB}$ = GND,<br>$V_{DD}$ = 4 V after fault. | -0.4 | -0.6 | -0.8 | mA | | $V_{DD}$ | Operating voltage range | After turn-on | 8.5 | | 23.5 | V | | V <sub>DDclamp</sub> | V <sub>DD</sub> clamp voltage | I <sub>DD</sub> = 20 mA | 23.5 | | | V | | V <sub>DDon</sub> | V <sub>DD</sub> start up threshold | V - 100 V | 13 | 14 | 15 | V | | $V_{DDoff}$ | V <sub>DD</sub> under voltage shutdown threshold | $V_{DRAIN} = 120 \text{ V},$<br>$V_{EPT} = GND, V_{FB} = GND$ | 7.5 | 8 | 8.5 | ٧ | | V <sub>DD(RESTART)</sub> | V <sub>DD</sub> restart voltage threshold | V <sub>DRAIN</sub> = 120 V,<br>V <sub>EPT</sub> = GND, V <sub>FB</sub> = GND | 4 | 4.5 | 5 | ٧ | | Current | | | l | l | l | | | I <sub>DD0</sub> | Operating supply current, not switching | $V_{FB}$ =GND, $F_{SW}$ =0kHz,<br>$V_{EPT}$ = GND, $V_{DD}$ = 10 V | | | 0.9 | mA | | I <sub>DD1</sub> | Operating supply current, switching | V <sub>DRAIN</sub> = 120 V,<br>F <sub>SW</sub> = 60 kHz | | | 2.5 | mA | | | | V <sub>DRAIN</sub> = 120 V,<br>F <sub>SW</sub> = 115 kHz | | | 3.5 | mA | | I <sub>DD_FAULT</sub> | Operating supply current, with protection tripping | | | | 400 | uA | | I <sub>DD_OFF</sub> | Operating supply current with V <sub>DD</sub> < V <sub>DD_OFF</sub> | V <sub>DD</sub> = 7 V | | | 270 | uA | VIPER28 Electrical data Table 8. Controller section $(T_J = -25 \text{ to } 125 \,^{\circ}\text{C}, \, V_{DD} = 14 \,\text{V}; \, \text{unless otherwise specified})$ | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | |----------------------|--------------------------------------|------------------------------------------------------------------------------------|----------|------|------|------| | Feed-back pi | in | | <u>'</u> | | | | | $V_{FBolp}$ | Over-load shut down threshold | | 4.5 | 4.8 | 5.2 | V | | $V_{FBlin}$ | Linear dynamics upper limit | | 3.2 | 3.5 | 3.7 | V | | $V_{FBbm}$ | Burst mode threshold | Voltage falling | | 0.6 | | V | | $V_{FBbmhys}$ | Burst mode hysteresis | Voltage rising | | 100 | | mV | | | Food book on wood or wort | V <sub>FB</sub> = 0.3 V | -150 | -200 | -280 | uA | | I <sub>FB</sub> | Feed-back sourced current | 3.3 V < V <sub>FB</sub> < 4.8 V | | -3 | | uA | | R <sub>FB(DYN)</sub> | Dynamic resistance | V <sub>FB</sub> < 3.3 V | 14 | | 20 | kΩ | | H <sub>FB</sub> | ΔV <sub>FB</sub> / ΔI <sub>D</sub> | | 2 | | 6 | V/A | | CONT pin | | - | 1 | ļ. | 1 | 1 | | VCONT_I | Low level clamp voltage | I <sub>CONT</sub> = -100 μA | | 0.5 | | V | | Current limit | ation | | | I. | I | | | I <sub>Dlim</sub> | Max drain current limitation | $V_{FB} = 4 \text{ V},$ $I_{CONT} = -10 \mu\text{A}$ $T_{J} = 25 ^{\circ}\text{C}$ | 0.75 | 0.80 | 0.85 | А | | t <sub>SS</sub> | Soft-start time | | | 8.5 | | ms | | T <sub>ON_MIN</sub> | Minimum turn ON time | | 220 | 400 | 480 | ns | | td | Propagation delay | | | 100 | | ns | | t <sub>LEB</sub> | Leading edge blanking | | | 300 | | ns | | I <sub>D_BM</sub> | Peak drain current during burst mode | V <sub>FB</sub> = 0.6 V | | 160 | | mA | | Oscillator se | ction | | | I | l | | | | VIPER28L | V <sub>DD</sub> = operating | 54 | 60 | 66 | kHz | | F <sub>OSC</sub> | VIPER28H | voltage range,<br>V <sub>FB</sub> = 1 V | 103 | 115 | 127 | kHz | | FD | Modulation donth | VIPER28L | | ±4 | | kHz | | FD | Modulation depth | VIPER28H | | ±8 | | kHz | | FM | Modulation frequency | | | 250 | | Hz | | D <sub>MAX</sub> | Maximum duty cycle | | 70 | | 80 | % | Electrical data VIPER28 Table 8. Controller section (continued) $(T_J = -25 \text{ to } 125 \,^{\circ}\text{C}, \, V_{DD} = 14 \, \text{V}; \, \text{unless otherwise specified)}$ | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | |-----------------------------------------------|---------------------------------------|------------------------------------------------------|-----|--------------|-----|------|--| | Over-current protection (2 <sup>nd</sup> OCP) | | | | | | | | | I <sub>DMAX</sub> | Second over-current threshold | | | 1.2 | | Α | | | Over-voltage | Over-voltage protection | | | | | | | | V <sub>OVP</sub> | Over-voltage protection threshold | | 2.7 | 3 | 3.3 | V | | | T <sub>STROBE</sub> | Over-voltage protection strobe time | | | 2.2 | | us | | | Extra power | management | | | | | | | | I <sub>DLIM_EPT</sub> | Drain current limit with EPT function | I <sub>CONT</sub> < -10 μA<br>T <sub>J</sub> = 25 °C | | 85%<br>IDLIM | | Α | | | V <sub>EPT(STOP)</sub> | EPT shut down threshold | | | 4 | | V | | | V <sub>EPT(RESTART)</sub> | EPT restart threshold | $I_{CONT} < -10 \mu A$ | | 0.6 | | V | | | I <sub>EPT</sub> | Sourced EPT current | | | 5 | | μΑ | | | Thermal shutdown | | | | | | | | | T <sub>SD</sub> | Thermal shutdown temperature | | 150 | 160 | | °C | | | T <sub>HYST</sub> | Thermal shutdown hysteresis | | | 30 | | °C | | VIPER28 Electrical data Figure 4. Minimum turn-on time test circuit Figure 5. OVP threshold test circuits # 5 Typical electrical characteristics Figure 6. Current limit vs T<sub>J</sub> Figure 7. Switching frequency vs T<sub>J</sub> Figure 8. Drain start-up voltage vs T<sub>J</sub> Figure 9. HFB vs T<sub>J</sub> Figure 10. Operating supply current (no switching) vs T<sub>J</sub> Figure 11. Operating supply current (switching) vs T<sub>J</sub> 10/32 Doc ID 15028 Rev 3 Figure 12. Current limit vs R<sub>LIM</sub> Figure 14. Power MOSFET break down voltage vs $T_J$ Figure 15. Thermal shutdown VIPER28 Typical circuit # 6 Typical circuit Figure 16. Min-features flyback application Figure 17. Full-feature flyback application # 7 Operation descriptions VIPER28 is a high-performance low-voltage PWM controller chip with an 800 V, avalanche rugged power section. The controller includes: the oscillator with jittering feature, the start up circuits with soft-start feature, the PWM logic, the current limit circuit with adjustable set point, the second over-current circuit, the burst mode management circuit, the EPT circuit, the UVLO circuit, the auto-restart circuit and the thermal protection circuit. The current limit set-point is set by the CONT pin. The burst mode operation guaranties high performance in the stand-by mode and helps in the energy saving norm accomplishment. All the fault protections are built in auto restart mode with very low repetition rate to prevent IC's overheating. ## 7.1 Power section and gate driver The power section is implemented with an avalanche ruggedness n-channel power MOSFET, which guarantees safe operation within the specified energy rating as well as high dv/dt capability. The power section has a BV<sub>DSS</sub> of 800 V min. and a typical R<sub>DS(on)</sub> of 7 $\Omega$ at 25 °C. The integrated SenseFET structure allows a virtually loss-less current sensing. The gate driver is designed to supply a controlled gate current during both turn-on and turn-off in order to minimize common mode EMI. Under UVLO conditions an internal pull-down circuit holds the gate low in order to ensure that the Power section cannot be turned on accidentally. # 7.2 High voltage startup generator The HV current generator is supplied through the DRAIN pin and it is enabled only if the input bulk capacitor voltage is higher than $V_{DRAIN\_START}$ threshold, 80 $V_{DC}$ typically. When the HV current generator is ON, the $I_{DDch}$ current (3 mA typical value) is delivered to the capacitor on the $V_{DD}$ pin. In case of Auto Restart mode after a fault event, the $I_{DDch}$ current is reduced to 0.6 mA, typ. in order to have a slow duty cycle during the restart phase. See Figure 18 on page 15. #### 7.3 Power-up and soft-start up If the input voltage rises up till the device start level ( $V_{DRAIN\_START}$ ), the $V_{DD}$ voltage begins to grow due to the I<sub>DDch</sub> current (see *Table 6 on page 6*) coming from the internal high voltage start up circuit. If the V<sub>DD</sub> voltage reaches V<sub>DDon</sub> threshold (~14 V) the power MOSFET starts switching and the HV current generator is turned OFF. See Figure 19 on page 16. The IC is powered by the energy stored in the capacitor on the VDD Pin, C<sub>VDD</sub>, until the selfsupply circuit (typically an auxiliary winding of the transformer and a steering diode) develops a voltage high enough to sustain the operation. C<sub>VDD</sub> capacitor must be sized enough to avoid fast discharge and keep the needed voltage value higher than V<sub>DDoff</sub> threshold: a too low capacitance value could terminate the switching operation before the controller receives any energy from the auxiliary winding. The following formula can be used for the V<sub>DD</sub> capacitor calculation: ### **Equation 1** $$C_{VDD} = \frac{I_{DDch} \times t_{SSaux}}{V_{DDon} - V_{DDoff}}$$ The t<sub>SSaux</sub> is the time needed for the steady state of the auxiliary voltage. This time is estimated by applicator according to the output stage configurations (transformer, output capacitances, etc.). During the converter start up time, the drain current limitation is progressively increased to the maximum value. In this way the stress on the secondary diode is considerably reduced. It also helps to prevent transformer saturation. The soft-start time lasts 8.5 ms and the feature is implemented for every attempt of start up converter or after a fault. See Figure 20 on page 16. Figure 18. Start up I<sub>DD</sub> current Vin VStart VDD or VDD or VDD restart VDD restart VDD restart VDD restart VDRAIN IDDch 3 mA Power-on Normal operation Power-off t Figure 19. Timing diagram: normal power-up and power-down sequences ## 7.4 Power down operation At converter power down, the system loses regulation as soon as the input voltage is so low that the peak current limitation is reached. The $V_{DD}$ voltage drops and when it falls below the $V_{DDoff}$ threshold (8 V typical) the power MOSFET is switched OFF, the energy transfer to the IC is interrupted and consequently the $V_{DD}$ voltage continues to decreases, *Figure 19 on page 16*. Later, if the $V_{IN}$ is lower than $V_{DRAIN\_START}$ (80 V typical), the start up sequence is inhibited and the power down completed. This feature is useful to prevent converter's restart attempts and ensures monotonic output voltage decay during the system power down. ## 7.5 Auto restart operation If after a converter power down, the $V_{IN}$ is higher than $V_{DRAIN\_START}$ , the start up sequence is not inhibited and will be activated only when the $V_{DD}$ voltage drops down the $V_{DDrestart}$ threshold (4.5 V typical). This means that the HV start up current generator restarts the $V_{DD}$ capacitor charging only when the $V_{DD}$ voltage drops below $V_{DDrestart}$ . The scenario above described is for instance a power down because of a fault condition. After a fault condition, the charging current is 0.6 mA (typ.) instead of the 3 mA (typ.) of a normal start up converter phase. This feature together with the low $V_{DDrestart}$ threshold (4.5 V) ensures that, after a fault, the restart attempts of the IC has a very long repetition rate and the converter works safely with extremely low power throughput. The *Figure 21* shows the IC behavioral after a short circuit event. Figure 21. Timing diagram: behavior after short circuit ### 7.6 Oscillator The switching frequency is internally fixed to 60 kHz or 115 kHz. In both case the switching frequency is modulated by approximately ±4 kHz (60 kHz version) or ±8 kHz (115 kHz version) at 250 Hz (typical) rate, so that the resulting spread-spectrum action distributes the energy of each harmonic of the switching frequency over a number of side-band harmonics having the same energy on the whole but smaller amplitudes. # 7.7 Current mode conversion with adjustable current limit set point The device is a current mode converter: the drain current is sensed and converted in voltage that is applied to the non inverting pin of the PWM comparator. This voltage is compared with the one on the feed-back pin through a voltage divider on cycle by cycle basis. The VIPER28 has a default current limit value, $I_{DLIM}$ , that the designer can adjust according the electrical specification, by the $R_{LIM}$ resistor connected to the CONT see *Figure 12 on page 11*. The CONT pin has a minimum current sunk needed to activate the $I_{DLIM}$ adjustment: without $R_{LIM}$ or with high $R_{LIM}$ (i.e. 100 k $\Omega$ ) the current limit is fixed to the default value (see $I_{DLIM}$ , Table 8 on page 7). ## 7.8 Over-voltage protection (OVP) The device can monitor the converter output voltage. This operation is done by CONT pin during power MOSFET OFF-time, when the voltage generated by the auxiliary winding tracks converter's output voltage, through turn ratio $\frac{N_{AUX}}{N_{SEC}}$ See *Figure 22*. In order to perform the output voltage monitor, the CONT pin has to be connected to the aux winding through a resistor divider made up by $R_{LIM}$ and $R_{OVP}$ (see *Figure 17* (R3, R4 are respectively $R_{OVP}$ and $R_{LIM}$ ) and *Figure 23*). If the voltage applied to the CONT pin exceeds the internal 3 V reference for four consecutive times the controller recognizes an over-voltage condition. This special feature uses an internal counter; that is to reduce sensitivity to noise and prevent the latch from being erroneously activated. see *Figure 22 on page 19*. The counter is reset every time the OVP signal is not triggered in one oscillator cycle. Referring to the *Figure 17*, the resistors divider ratio k<sub>OVP</sub> will be given by: ### **Equation 2** $$k_{OVP} = \frac{V_{OVP}}{\frac{N_{AUX}}{N_{SEC}} \cdot (V_{OUTOVP} + V_{DSEC}) - V_{DAUX}}$$ **477** ### **Equation 3** $$k_{OVP} = \frac{R_{LIM}}{R_{LIM} + R_{OVP}}$$ ### Where: - V<sub>OVP</sub> is the OVP threshold (see Table 8 on page 7) - V<sub>OUT OVP</sub> is the converter output voltage value to activate the OVP set by designer - N<sub>AUX</sub> is the auxiliary winding turns - N<sub>SEC</sub> is the secondary winding turns - V<sub>DSEC</sub> is the secondary diode forward voltage - V<sub>DAUX</sub> is the auxiliary diode forward voltage - R<sub>OVP</sub> together R<sub>LIM</sub> make the output voltage divider Than, fixed $R_{\text{LIM}}$ , according to the desired $I_{\text{DLIM}}$ , the $R_{\text{OVP}}$ can be calculating by: ### **Equation 4** $$R_{OVP} = R_{LIM} \times \frac{1 - k_{OVP}}{k_{OVP}}$$ The resistor values will be such that the current sourced and sunk by the CONT pin be within the rated capability of the internal clamp. ## 7.9 About CONT pin Referring to the Figure 23, through the CONT PIN, the below features can be implemented: - 1. Current limit set point - 2. Over-voltage protection on the converter output voltage The *Table 9 on page 20* referring to the *Figure 23*, lists the external resistance combinations needed to activate one or plus of the CONT pin functions. Figure 23. CONT pin configuration Table 9. CONT pin configurations | Function / component | R <sub>LIM</sub> | R <sub>OVP</sub> | D <sub>AUX</sub> | |-----------------------------------|------------------|------------------|------------------| | I <sub>Dlim</sub> reduction | See Figure 6 | No | No | | OVP | ≥ <i>80 K</i> Ω | See Equation 4 | Yes | | I <sub>Dlim</sub> reduction + OVP | See Figure 6 | See Equation 4 | Yes | # 7.10 Feed-back and overload protection (OLP) The VIPER28 is a current mode converter: the feedback pin controls the PWM operation, controls the burst mode and actives the overload protection of the device. *Figure 24 on page 22* and *Figure 25* show the internal current mode structure. With the feedback pin voltage between $V_{FB\_bm}$ and $V_{FBlin}$ , (respectively 0.6 V and 3.5 V, typical values) the drain current is sensed and converted in voltage that is applied to the non inverting pin of the PWM comparator. This voltage is compared with the one on the feedback pin through a voltage divider on cycle-by-cycle basis. When these two voltages are equal, the PWM logic orders the switch off of the power MOSFET. The drain current is always limited to I<sub>DLIM</sub> value. 20/32 Doc ID 15028 Rev 3 In case of overload the feedback pin increases in reaction to this event and when it goes higher than $V_{FBlin}$ the drain current is limited or to the default $I_{DLIM}$ value or the one imposed through a resistor at the CONT pin (using the $R_{LIM}$ , see *Figure 6 on page 10*); the PWM comparator is disabled. At the same time an internal current generator starts to charge the feedback capacitor ( $C_{FB}$ ) and when the feedback voltage reaches the $V_{FBolp}$ threshold, the converter is turned off and the start up phase is activated with reduced value of $I_{charge}$ to 0.6 mA. During the first start up phase of the converter, after the soft-start up time (typical value is 8.5 ms) the output voltage could force the feedback pin voltage to rise up to the $V_{\text{FBolp}}$ threshold that switches off the converter itself. To avoid this event, the appropriate feedback network has to be selected according to the output load. More the network feedback fixes the compensation loop stability. The *Figure 24* on page 22 and *Figure 25* on page 23 show the two different feedback networks. The time from the overload detection (VFB = $V_{FBlin}$ ) to the device shutdown (VFB = $V_{FBolp}$ ) can be calculated by $C_{FB}$ value (see *Figure 24 on page 22* and *Figure 25*), using the formula: ### **Equation 5** $$T_{OLP-delay} = C_{FB} \times \frac{V_{FBolp} - V_{FBlin}}{3\mu A}$$ In the *Figure 24*, the capacitor connected to FB pin $(C_{FB})$ is used as part of the circuit to compensate the feedback loop but also as element to delay the OLP shut down owing to the time needed to charge the capacitor (see 5). After the start up time, 8.5 ms typ value, during which the feedback voltage is fixed at $V_{FBlin}$ , the output capacitor could not be at its nominal value and the controller interpreters this situation as an overload condition. In this case, the OLP delay helps to avoid an incorrect device shut down during the start up face. Owing to the above considerations, the OLP delay time must be long enough to by-pass the initial output voltage transient and check the overload condition only when the output voltage is in steady state. The output transient time depends from the value of the output capacitor and from the load. When the value of the C<sub>FB</sub> capacitor calculated for the loop stability is too low and cannot ensure enough OLP delay, an alternative compensation network can be used and it is showed in *Figure 25 on page 23*. Using this alternative compensation network, two poles ( $f_{PFB}$ , $f_{PFB1}$ ) and one zero ( $f_{ZFB}$ ) are introduced by the capacitors $C_{FB}$ and $C_{FB1}$ and the resistor $R_{FB1}$ . The capacitor $C_{FB}$ introduces a pole ( $f_{PFB}$ ) at higher frequency than $f_{ZB}$ and $f_{PFB1}$ . This pole is usually used to compensate the high frequency zero due to the ESR (Equivalent Series Resistor) of the output capacitance of the fly-back converter. The mathematical expressions of these poles and zero frequency, considering the scheme in *Figure 25* are reported by the equations below: ### **Equation 6** $$f_{ZFB} = \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot R_{FB1}}$$ ### **Equation 7** $$f_{PFB} = \frac{R_{FB(DYN)} + R_{FB1}}{2 \cdot \pi \cdot C_{FB} \cdot \left(R_{FB(DYN)} \cdot R_{FB1}\right)}$$ ### **Equation 8** $$f_{PFB1} = \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot \left(R_{FB1} + R_{FB(DYN)}\right)}$$ The R<sub>FB(DYN)</sub> is the dynamic resistance seen by the FB pin and reported on *Table 8 on page 7*. The $C_{FB1}$ capacitor fixes the OLP delay and usually $C_{FB1}$ results much higher than $C_{FB}$ . The equation 5 can be still used to calculate the OLP delay time but $C_{FB1}$ has to be considered instead of $C_{FB}$ . Using the alternative compensation network, the designer can satisfy, in all case, the loop stability and the enough OLP delay time alike. Figure 24. FB pin configuration Figure 25. FB pin configuration ## 7.11 Burst-mode operation at no load or very light load When the load decrease the feedback loop reacts lowering the feedback pin voltage. As the voltage reach the burst mode threshold $V_{FBbm}$ MOSFET stops switching. After the MOSFET stops, as a result of the feedback reaction to the energy delivery stop, the feedback pin voltage increases and exceeding $V_{FBbm}$ threshold of 100 mV, the burst mode hysteresis typical value MOSFET the power device start switching again. *Figure 26* shows this behavior called burst mode. Systems alternates period of time where power MOSFET is switching to period of time where power MOSFET is not switching. The power delivered to output during switching periods exceeds the load power demands; the excess of power is balanced from not switching period where no power is processed. The advantage of burst mode operation is an average switching frequency much lower then the normal operation working frequency, up to some hundred of hertz, minimizing all frequency related losses. During the burst mode operation the drain current is limited to $I_{D\ BM}$ , 160 mA typ. value. Figure 26. Burst mode timing diagram, light load management ## 7.12 Extra power management function (EPT) Some applications need an extra power for a limited time window during which the converter regulation has to be guaranteed. The extra power management function allows to design a converter that can satisfy this request and is provided by the EPT pin, see *Table 8 on page 8*. This function requires the use of a capacitor on EPT pin ( $C_{EPT}$ ) that is charged or discharged by means of a 5 $\mu$ A current cycle by cycle. When the drain current raises over 85% of Idlim value, see I<sub>DLIM\_EPT</sub> (*Table 8 on page 7*), the current generator charges $C_{EPT}$ while when the drain current is below I<sub>DLIM\_EPT</sub> discharges the capacitor. If $C_{EPT}$ 's voltage reaches the V<sub>EPT</sub> threshold (typical, 4 V), the converter is shut down. After the converter shut down, the $V_{DD}$ voltage will drop below the $V_{DD(ON)}$ start up threshold (typ. 14.5 V) and according to the auto restart operation (see *Section 7.5 on page 17*) the VDD pin voltage have to fall below the $V_{DD(RESTART)}$ threshold (typical, 4.5 V) in order to charge again the $V_{DD}$ capacitor. Moreover the PWM operation is enabled again only when the voltage on EPT pin, drop below the $V_{EPT(RESTART)}$ (typical, 0.6 V). The low $C_{EPT}$ discharge current in combination with its low restart threshold, ensures safe operations and avoids overheating in case of repeated overload events. The value of $C_{EPT}$ has to be selected in order to prevent the device overheating. The EPT pin can be connected to GND if the function is not used. # 7.13 2<sup>nd</sup> level over-current protection and hiccup mode The VIPER28 is protected against short circuit of the secondary rectifier, short circuit on the secondary winding or a hard-saturation of fly-back transformer. Such as anomalous condition is invoked when the drain current exceed 1 A typical. To distinguish a real malfunction from a disturbance (e.g. induced during ESD tests) a "warning state" is entered after the first signal trip. If in the subsequent switching cycle the signal is not tripped, a temporary disturbance is assumed and the protection logic will be reset in its idle state; otherwise if the 2<sup>nd</sup> OCP threshold is exceeded for two consecutive switching cycles a real malfunction is assumed and the power MOSFET is turned OFF. The shutdown condition is latched as long as the device is supplied. While it is disabled, no energy is transferred from the auxiliary winding; hence the voltage on the $V_{DD}$ capacitor decays till the $V_{DD}$ under voltage threshold ( $V_{DDoff}$ ), which clears the latch. The start up HV current generator is still off, until $V_{DD}$ voltage goes below its restart voltage, $V_{DD(RESTART)}$ . After this condition the $V_{DD}$ capacitor is charged again by 600 $\mu$ A current, and the converter switching restart if the $V_{DDon}$ occurs. If the fault condition is not removed the device enters in auto-restart mode. This behavioral, results in a low-frequency intermittent operation (Hiccup-mode operation), with very low stress on the power circuit. See the timing diagram of *Figure 27*. Figure 27. Hiccup-mode OCP: timing diagram # 8 Package mechanical data In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. Table 10. DIP-7 mechanical data | Dim | mm | | | | | |---------------------|-------|------|-------|--|--| | Dim. | Тур | Min | Мах | | | | А | | | 5,33 | | | | A1 | | 0,38 | | | | | A2 | 3,30 | 2,92 | 4,95 | | | | b | 0,46 | 0,36 | 0,56 | | | | b2 | 1,52 | 1,14 | 1,78 | | | | С | 0,25 | 0,20 | 0,36 | | | | D | 9,27 | 9,02 | 10,16 | | | | Е | 7,87 | 7,62 | 8,26 | | | | E1 | 6,35 | 6,10 | 7,11 | | | | е | 2,54 | | | | | | eA | 7,62 | | | | | | eB | | | 10,92 | | | | L | 3,30 | 2,92 | 3,81 | | | | M <sup>(6)(8)</sup> | 2,508 | | | | | | N | 0,50 | 0,40 | 0,60 | | | | N1 | | | 0,60 | | | | O <sup>(7)(8)</sup> | 0,548 | | | | | - 1- The leads size is comprehensive of the thickness of the leads finishing material. - 2- Dimensions do not include mold protrusion, not to exceed 0,25 mm in total (both side). - 3- Package outline exclusive of metal burrs dimensions. - 4- Datum plane "H" coincident with the bottom of lead, where lead exits body. - 5- Ref. POA MOTHER doc. 0037880 - 6- Creepage distance > 800 V - 7- Creepage distance 250 V - 8- Creepage distance as shown in the 664-1 CEI / IEC standard. CAUCE PLANE 0.38 B B CAUCE PLANE 0.38 A1 B CAUCE PLANE 0.38 E H H (notes 7 - 8) O (notes 7 - 8) O Figure 28. Package dimensions Table 11. SO16 narrow mechanical data | Dim. | mm | | | | |------|------|------|------|--| | | Min. | Тур. | Max. | | | А | | | 1.75 | | | A1 | 0.1 | | 0.25 | | | A2 | 1.25 | | | | | b | 0.31 | | 0.51 | | | С | 0.17 | | 0.25 | | | D | 9.8 | 9.9 | 10 | | | E | 5.8 | 6 | 6.2 | | | E1 | 3.8 | 3.9 | 4 | | | е | | 1.27 | | | | h | 0.25 | | 0.5 | | | L | 0.4 | | 1.27 | | | k | 0 | | 8 | | | ccc | | | 0.1 | | Figure 29. SO16 narrow mechanical data ### **SO-16 MECHANICAL DATA** | DIM. | mm. | | inch | | | | |------|------------|-----------|------|-------|-------|-------| | | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 1.75 | | | 0.068 | | a1 | 0.1 | | 0.25 | 0.004 | | 0.010 | | a2 | | | 1.64 | | | 0.063 | | b | 0.35 | | 0.46 | 0.013 | | 0.018 | | b1 | 0.19 | | 0.25 | 0.007 | | 0.010 | | С | | 0.5 | | | 0.019 | | | c1 | 45° (typ.) | | | | | | | D | 9.8 | | 10 | 0.385 | | 0.393 | | E | 5.8 | | 6.2 | 0.228 | | 0.244 | | е | | 1.27 | | | 0.050 | | | e3 | | 8.89 | | | 0.350 | | | F | 3.8 | | 4.0 | 0.149 | | 0.157 | | G | 4.6 | | 5.3 | 0.181 | | 0.208 | | L | 0.5 | | 1.27 | 0.019 | | 0.050 | | М | | | 0.62 | | | 0.024 | | S | | 8° (max.) | | | | | Table 12. SDIP10 mechanical data | Dim. | mm | | | | |------|------|------|-------|--| | | Min. | Тур. | Max. | | | А | | | 5.33 | | | A1 | 0.38 | | | | | A2 | 2.92 | | 4.95 | | | b | 0.36 | | 0.56 | | | b2 | 0.51 | | 1.15 | | | С | 0.2 | | 0.36 | | | D | 9.02 | | 10.16 | | | E | 7.62 | | 8.26 | | | E1 | 6.1 | | 7.11 | | | E2 | | 7.62 | | | | E3 | | | 10.92 | | | е | | 1.77 | | | | L | 2.92 | | 3.81 | | Figure 30. SDIP10 mechanical drawing VIPER28 Revision history # 9 Revision history Table 13. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------| | 30-Sep-2008 | 1 | Initial release | | 22-Jan-2009 | 2 | Updated Figure 3 on page 4 | | 21-Oct-2009 | 3 | Added SO16N and SDIP10 packages | ### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2009 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America 32/32 Doc ID 15028 Rev 3